Engineering negative capacitance Fully Depleted Silicon-on-insulator FET for improved performance

被引:1
|
作者
Kansal, Harshit [1 ]
Medury, Aditya Sankar [1 ]
机构
[1] Indian Inst Sci Educ & Res, Elect Engn & Comp Sci Dept, Bhopal 462066, Madhya Pradesh, India
来源
MICROELECTRONICS JOURNAL | 2023年 / 140卷
关键词
Fully Depleted Silicon-on-insulator (FDSOI); Negative Capacitance Field Effect Transistor; (NCFET); Negative Differential Resistance (NDR); Hysteresis; Intrinsic gain; DEVICE;
D O I
10.1016/j.mejo.2023.105917
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Achieving sub-60 mV/decade subthreshold swing in short channel Negative Capacitance Field Effect Transistor (NCFET) devices requires the utilization of a thicker Ferroelectric (FE) layer, where due to an interplay between the thickness and polarization gradient of the FE material, undesired effects such as Hysteresis and Negative Differential Resistance (NDR) may be seen in the device characteristics, which limits the expected improvement in the performance. In this work, with a Fully Depleted Silicon-on-insulator (FDSOI) baseline architecture, at a channel length of 14 nm, through utilizing a drain-sided Paraelectric (PE) spacer along with reduced drain doping while laterally splitting the gate stack into two halves such that the nature of the material on the source-sided and drain-sided stack is Ferroelectric and Paraelectric respectively, we show an NDR-free output characteristic. This also enables the incorporation of a thicker FE layer, without observing Hysteresis in the transfer characteristics, while ensuring significantly high Gain (gm/gds) along with sub-60 mV/decade subthreshold swing, at lower supply voltages.
引用
收藏
页数:10
相关论文
共 50 条
  • [41] Electrical and diffraction characterization of short and narrow MOSFETs on fully depleted strained silicon-on-insulator (sSOI)
    Baudot, S.
    Andrieu, F.
    Faynot, O.
    Eymery, J.
    SOLID-STATE ELECTRONICS, 2010, 54 (09) : 861 - 869
  • [42] Evidence of Sub-Band Modulated Transport in Planar Fully Depleted Silicon-on-Insulator MOSFETs
    Umana-Membreno, Gilberto A.
    Chang, Sung-Jae
    Bawedin, Maryline
    Antoszewski, Jarek
    Cristoloveanu, Sorin
    Faraone, Lorenzo
    IEEE ELECTRON DEVICE LETTERS, 2014, 35 (11) : 1082 - 1084
  • [43] Steep Slope Silicon-on-Insulator Field Effect Transistor with Negative Capacitance: Analysis on Hysteresis
    Ko, Eunah
    Shin, Jaemin
    Shin, Changhwan
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2019, 19 (10) : 6128 - 6130
  • [44] THE CRYOGENIC OPERATION OF PARTIALLY DEPLETED SILICON-ON-INSULATOR INVERTERS
    SIMOEN, E
    CLAEYS, C
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1995, 42 (06) : 1100 - 1105
  • [45] High frequency properties of silicon-on-insulator and novel depleted silicon materials
    Johansson, M
    Berg, J
    Bengtsson, S
    SOLID-STATE ELECTRONICS, 2001, 45 (04) : 567 - 573
  • [46] Silicon-on-Insulator Photoimpedance Sensor Using Capacitance Dispersion
    Saxena, Tanuj
    Shur, Michael
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (08) : 3236 - 3240
  • [47] Analysis of Single-Event Upsets and Transients in 22 nm Fully Depleted Silicon-On-Insulator Logic
    D'Amico, Joseph V.
    Vibbert, Sean T.
    Watkins, Arthur C.
    Fahrenkrug, Benjamin C.
    Haeffner, Tim D.
    Ball, Dennis R.
    Sternberg, Andrew L.
    Alles, Michael L.
    Kauppila, Jeffrey S.
    Massengill, Lloyd W.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2023, 70 (04) : 387 - 393
  • [48] Demonstration of a Passive Wireless Radiation Detector Using Fully-Depleted Silicon-on-Insulator Variable Capacitors
    Li, Yulong
    Chaganti, V. R. Saran Kumar
    Reynolds, Margaret A.
    Gerbi, Bruce J.
    Koester, Steven J.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2017, 64 (01) : 544 - 549
  • [49] Physical basis and limitation of universal mobility behavior in fully depleted silicon-on-insulator Si inversion layers
    Shoji, M
    Omura, Y
    Tomizawa, M
    JOURNAL OF APPLIED PHYSICS, 1997, 81 (02) : 786 - 794
  • [50] Fully Depleted Strained Silicon-on-Insulator p-MOSFETs With Recessed and Embedded Silicon-Germanium Source/Drain
    Baudot, Sophie
    Andrieu, Francois
    Weber, Olivier
    Perreau, Pierre
    Damlencourt, Jean-Francois
    Barnola, Sebastien
    Salvetat, Thierry
    Tosti, Lucie
    Brevard, Laurent
    Lafond, Dominique
    Eymery, Joel
    Faynot, Olivier
    IEEE ELECTRON DEVICE LETTERS, 2010, 31 (10) : 1074 - 1076