Engineering negative capacitance Fully Depleted Silicon-on-insulator FET for improved performance

被引:1
|
作者
Kansal, Harshit [1 ]
Medury, Aditya Sankar [1 ]
机构
[1] Indian Inst Sci Educ & Res, Elect Engn & Comp Sci Dept, Bhopal 462066, Madhya Pradesh, India
来源
MICROELECTRONICS JOURNAL | 2023年 / 140卷
关键词
Fully Depleted Silicon-on-insulator (FDSOI); Negative Capacitance Field Effect Transistor; (NCFET); Negative Differential Resistance (NDR); Hysteresis; Intrinsic gain; DEVICE;
D O I
10.1016/j.mejo.2023.105917
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Achieving sub-60 mV/decade subthreshold swing in short channel Negative Capacitance Field Effect Transistor (NCFET) devices requires the utilization of a thicker Ferroelectric (FE) layer, where due to an interplay between the thickness and polarization gradient of the FE material, undesired effects such as Hysteresis and Negative Differential Resistance (NDR) may be seen in the device characteristics, which limits the expected improvement in the performance. In this work, with a Fully Depleted Silicon-on-insulator (FDSOI) baseline architecture, at a channel length of 14 nm, through utilizing a drain-sided Paraelectric (PE) spacer along with reduced drain doping while laterally splitting the gate stack into two halves such that the nature of the material on the source-sided and drain-sided stack is Ferroelectric and Paraelectric respectively, we show an NDR-free output characteristic. This also enables the incorporation of a thicker FE layer, without observing Hysteresis in the transfer characteristics, while ensuring significantly high Gain (gm/gds) along with sub-60 mV/decade subthreshold swing, at lower supply voltages.
引用
收藏
页数:10
相关论文
共 50 条
  • [31] Characterization of Ultrathin Fully Depleted Silicon-on-Insulator Devices Using Subthreshold Slope Method
    Mchedlidze, Teimuraz
    Erben, Elke
    PHYSICA STATUS SOLIDI A-APPLICATIONS AND MATERIALS SCIENCE, 2020, 217 (24):
  • [32] Analysis of single-event transient sensitivity in fully depleted silicon-on-insulator MOSFETs
    Jing-Yan Xu
    Shu-Ming Chen
    Rui-Qiang Song
    Zhen-Yu Wu
    Jian-Jun Chen
    Nuclear Science and Techniques, 2018, 29 (04) : 42 - 47
  • [33] Supercoupling effect in short-channel ultrathin fully depleted silicon-on-insulator transistors
    Navarro, C.
    Bawedin, M.
    Andrieu, F.
    Sagnes, B.
    Martinez, F.
    Cristoloveanu, S.
    JOURNAL OF APPLIED PHYSICS, 2015, 118 (18)
  • [34] 0.18-mu m fully-depleted silicon-on-insulator MOSFET's
    Cao, M
    Kamins, T
    VandeVoorde, P
    Diaz, C
    Greene, W
    IEEE ELECTRON DEVICE LETTERS, 1997, 18 (06) : 251 - 253
  • [35] Silicon-on-Insulator FET Biosensor for Dengue DNA Complementation
    Dalila, N. R.
    Azman, M. F.
    Rajaahmoorthi, M.
    Arshad, M. K. Md
    Fathil, M. F. M.
    Nuzaihan, M. M. N.
    Parmin, N. A.
    4TH ELECTRONIC AND GREEN MATERIALS INTERNATIONAL CONFERENCE 2018 (EGM 2018), 2018, 2045
  • [36] Ultra-Wide Voltage Range Designs in Fully-Depleted Silicon-On-Insulator FETs
    Beigne, E.
    Valentian, A.
    Giraud, B.
    Thomas, O.
    Benoist, T.
    Thonnart, Y.
    Bernard, S.
    Moritz, G.
    Billoint, O.
    Maneglia, Y.
    Flatresse, P.
    Noel, J. P.
    Abouzeid, F.
    Pelloux-Prayer, B.
    Grover, A.
    Clerc, S.
    Roche, P.
    Le Coz, J.
    Engels, S.
    Wilson, R.
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 613 - 618
  • [37] ANALYSIS OF NEW HIGH-VOLTAGE BIPOLAR SILICON-ON-INSULATOR TRANSISTOR WITH FULLY DEPLETED COLLECTOR
    ARNBORG, T
    LITWIN, A
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1995, 42 (01) : 172 - 177
  • [38] Body-charge-induced switching characteristics in fully depleted silicon-on-insulator digital circuits
    Sato, Y
    Ishihara, T
    Kado, Y
    Nishimura, K
    Tsuchiya, T
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2004, 43 (8A): : 5209 - 5217
  • [39] INFLUENCE OF SERIES RESISTANCES AND INTERFACE COUPLING ON THE TRANSCONDUCTANCE OF FULLY-DEPLETED SILICON-ON-INSULATOR MOSFETS
    OUISSE, T
    CRISTOLOVEANU, S
    BOREL, G
    SOLID-STATE ELECTRONICS, 1992, 35 (02) : 141 - 149
  • [40] Graded-channel fully depleted Silicon-On-Insulator nMOSFET for reducing the parasitic bipolar effects
    Pavanello, MA
    Martino, JA
    Flandre, D
    SOLID-STATE ELECTRONICS, 2000, 44 (06) : 917 - 922