Engineering negative capacitance Fully Depleted Silicon-on-insulator FET for improved performance

被引:1
|
作者
Kansal, Harshit [1 ]
Medury, Aditya Sankar [1 ]
机构
[1] Indian Inst Sci Educ & Res, Elect Engn & Comp Sci Dept, Bhopal 462066, Madhya Pradesh, India
来源
MICROELECTRONICS JOURNAL | 2023年 / 140卷
关键词
Fully Depleted Silicon-on-insulator (FDSOI); Negative Capacitance Field Effect Transistor; (NCFET); Negative Differential Resistance (NDR); Hysteresis; Intrinsic gain; DEVICE;
D O I
10.1016/j.mejo.2023.105917
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Achieving sub-60 mV/decade subthreshold swing in short channel Negative Capacitance Field Effect Transistor (NCFET) devices requires the utilization of a thicker Ferroelectric (FE) layer, where due to an interplay between the thickness and polarization gradient of the FE material, undesired effects such as Hysteresis and Negative Differential Resistance (NDR) may be seen in the device characteristics, which limits the expected improvement in the performance. In this work, with a Fully Depleted Silicon-on-insulator (FDSOI) baseline architecture, at a channel length of 14 nm, through utilizing a drain-sided Paraelectric (PE) spacer along with reduced drain doping while laterally splitting the gate stack into two halves such that the nature of the material on the source-sided and drain-sided stack is Ferroelectric and Paraelectric respectively, we show an NDR-free output characteristic. This also enables the incorporation of a thicker FE layer, without observing Hysteresis in the transfer characteristics, while ensuring significantly high Gain (gm/gds) along with sub-60 mV/decade subthreshold swing, at lower supply voltages.
引用
收藏
页数:10
相关论文
共 50 条
  • [1] Comprehensive analysis of fully depleted and partially depleted silicon-on-insulator FET device
    Harika, P.
    Sravani, K. Girija
    Shanthi, G.
    Jaffery, M. D. Bismil
    Sai, K. Rohith
    Vali, Sk. Shoukath
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2025, 31 (04): : 947 - 962
  • [2] Analog/Radio-Frequency Performance Analysis of Nanometer Negative Capacitance Fully Depleted Silicon-On-Insulator Transistors
    Si, Peng
    Zhang, Kai
    Yu, Tianyu
    Zhao, Zhifeng
    Lu, Weifeng
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2020, 50 (01): : 47 - 53
  • [3] Ferroelectric Reconfigurable FET Memory on Fully Depleted Silicon-on-Insulator Platform
    Zheng, Siying
    Zhou, Jiuren
    Wang, Xinghui
    Li, Kaixuan
    Zhang, Hongrui
    Liang, Jie
    Yao, Danyang
    Mao, Wei
    Liu, Yan
    Hao, Yue
    Han, Genquan
    IEEE ELECTRON DEVICE LETTERS, 2025, 46 (02) : 163 - 166
  • [4] Unique reliability characteristics of fully depleted silicon-on-insulator tunneling FET
    Kang, Soo Cheol
    Lim, Donghwan
    Lim, Sung Kwan
    Noh, Jinwoo
    Kim, Seung-Mo
    Lee, Sang Kyung
    Choi, Changhwan
    Lee, Byoung Hun
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2018, 57 (04)
  • [5] Material and device engineering in fully depleted silicon-on-insulator transistors to realize a steep subthreshold swing using negative capacitance
    Ota, Hiroyuki
    Migita, Shinji
    Hattori, Junichi
    Fukuda, Koichi
    Toriumi, Akira
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2016, 55 (08)
  • [6] Improved Miller Capacitance of New Heterostructure Silicon-on-Insulator Tunnel FET
    Chander, Sweta
    Das, Rajashree
    Baishya, S.
    TENCON 2015 - 2015 IEEE REGION 10 CONFERENCE, 2015,
  • [7] HIGH-PERFORMANCE FULLY DEPLETED SILICON-ON-INSULATOR TRANSISTORS
    MACELWEE, TW
    CALDER, ID
    BRUCE, RA
    SHEPHERD, FR
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1990, 37 (06) : 1444 - 1451
  • [8] Energy Study for 28 nm Fully Depleted Silicon-On-Insulator Devices
    Kheirallah, Rida
    Ducharme, Gilles
    Azemard, Nadine
    JOURNAL OF LOW POWER ELECTRONICS, 2016, 12 (01) : 58 - 63
  • [9] Scanning spreading resistance microscopy of fully depleted silicon-on-insulator devices
    Alvarez, D
    Hartwich, J
    Kretz, J
    Fouchier, M
    Vandervorst, W
    MICROELECTRONIC ENGINEERING, 2003, 67-8 : 945 - 950
  • [10] Low-power-consumption fully depleted silicon-on-insulator technology
    Sugii, Nobuyuki
    MICROELECTRONIC ENGINEERING, 2015, 132 : 226 - 235