Comprehensive analysis of fully depleted and partially depleted silicon-on-insulator FET device

被引:3
|
作者
Harika, P. [1 ]
Sravani, K. Girija [1 ]
Shanthi, G. [2 ]
Jaffery, M. D. Bismil [1 ]
Sai, K. Rohith [1 ]
Vali, Sk. Shoukath [2 ]
机构
[1] KLEF, Dept Elect & Commun Engn, VLSI & Microelect Res Grp, Guntur, AP, India
[2] VNR Vignana Jyothi Inst Engn & Technol, Dept Elect & Commun Engn, Hyderabad, India
关键词
D O I
10.1007/s00542-024-05709-9
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This research paper explores the design and analysis of partially depleted silicon on insulator (PDSOI) MOSFET and fully depleted silicon on insulator (FDSOI) MOSFET. This paper presents a comprehensive analysis of both DC and RF parameters in PDSOI and FDSOI MOSFETs. The investigation involves varying surface silicon thickness, source/drain doping levels, gate metal work functions, box oxide thickness, gate oxide thickness, and channel length modulation. By studying these diverse device parameters, the paper aims to gain insights into the performance characteristics of PDSOI and FDSOI MOSFETs and their suitability for different applications in integrated circuits. The findings contribute to a better understanding of device optimization and guide future advancements in semiconductor technology. The SILVACO TCAD tool is utilized for all aspects of design and analysis in this study. A thorough investigation is conducted on the floating body and its associated kink effects in a PDSOI device.
引用
收藏
页码:947 / 962
页数:16
相关论文
共 50 条
  • [1] Ferroelectric Reconfigurable FET Memory on Fully Depleted Silicon-on-Insulator Platform
    Zheng, Siying
    Zhou, Jiuren
    Wang, Xinghui
    Li, Kaixuan
    Zhang, Hongrui
    Liang, Jie
    Yao, Danyang
    Mao, Wei
    Liu, Yan
    Hao, Yue
    Han, Genquan
    IEEE ELECTRON DEVICE LETTERS, 2025, 46 (02) : 163 - 166
  • [2] Unique reliability characteristics of fully depleted silicon-on-insulator tunneling FET
    Kang, Soo Cheol
    Lim, Donghwan
    Lim, Sung Kwan
    Noh, Jinwoo
    Kim, Seung-Mo
    Lee, Sang Kyung
    Choi, Changhwan
    Lee, Byoung Hun
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2018, 57 (04)
  • [3] Engineering negative capacitance Fully Depleted Silicon-on-insulator FET for improved performance
    Kansal, Harshit
    Medury, Aditya Sankar
    MICROELECTRONICS JOURNAL, 2023, 140
  • [4] Low frequency noise behaviors in the partially depleted silicon-on-insulator device
    Wang Kai
    Liu Yuan
    Chen Hai-Bo
    Deng Wan-Ling
    En Yun-Fei
    Zhang Ping
    ACTA PHYSICA SINICA, 2015, 64 (10)
  • [5] Partially depleted silicon-on-insulator (SOI): A device design/modeling and circuit perspective
    Assaderaghi, F
    Shahidi, G
    Fung, S
    Sherony, M
    Wagner, L
    Sleight, J
    Lo, SH
    Wu, K
    Chen, TC
    ICM 2000: PROCEEDINGS OF THE 12TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2000, : 201 - 204
  • [6] THE CRYOGENIC OPERATION OF PARTIALLY DEPLETED SILICON-ON-INSULATOR INVERTERS
    SIMOEN, E
    CLAEYS, C
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1995, 42 (06) : 1100 - 1105
  • [7] HIGH-PERFORMANCE FULLY DEPLETED SILICON-ON-INSULATOR TRANSISTORS
    MACELWEE, TW
    CALDER, ID
    BRUCE, RA
    SHEPHERD, FR
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1990, 37 (06) : 1444 - 1451
  • [8] Silicon-on-Ferroelectric-Insulator A Comparative Analysis of the Partially and Fully Depleted Devices
    Es-Sakhi, Azzedin D.
    Chowdhury, Masud H.
    2015 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2015,
  • [9] Integration of diamond in fully-depleted silicon-on-insulator technology as buried insulator: A theoretical analysis
    Mazellier, Jean-Paul
    Faynot, Olivier
    Cristoloveanu, Sorin
    Deleonibus, Simon
    Bergonzo, Philippe
    DIAMOND AND RELATED MATERIALS, 2008, 17 (7-10) : 1248 - 1251
  • [10] Energy Study for 28 nm Fully Depleted Silicon-On-Insulator Devices
    Kheirallah, Rida
    Ducharme, Gilles
    Azemard, Nadine
    JOURNAL OF LOW POWER ELECTRONICS, 2016, 12 (01) : 58 - 63