Comprehensive analysis of fully depleted and partially depleted silicon-on-insulator FET device

被引:3
|
作者
Harika, P. [1 ]
Sravani, K. Girija [1 ]
Shanthi, G. [2 ]
Jaffery, M. D. Bismil [1 ]
Sai, K. Rohith [1 ]
Vali, Sk. Shoukath [2 ]
机构
[1] KLEF, Dept Elect & Commun Engn, VLSI & Microelect Res Grp, Guntur, AP, India
[2] VNR Vignana Jyothi Inst Engn & Technol, Dept Elect & Commun Engn, Hyderabad, India
关键词
D O I
10.1007/s00542-024-05709-9
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This research paper explores the design and analysis of partially depleted silicon on insulator (PDSOI) MOSFET and fully depleted silicon on insulator (FDSOI) MOSFET. This paper presents a comprehensive analysis of both DC and RF parameters in PDSOI and FDSOI MOSFETs. The investigation involves varying surface silicon thickness, source/drain doping levels, gate metal work functions, box oxide thickness, gate oxide thickness, and channel length modulation. By studying these diverse device parameters, the paper aims to gain insights into the performance characteristics of PDSOI and FDSOI MOSFETs and their suitability for different applications in integrated circuits. The findings contribute to a better understanding of device optimization and guide future advancements in semiconductor technology. The SILVACO TCAD tool is utilized for all aspects of design and analysis in this study. A thorough investigation is conducted on the floating body and its associated kink effects in a PDSOI device.
引用
收藏
页码:947 / 962
页数:16
相关论文
共 50 条
  • [21] Delay testing of partially depleted silicon-on-insulator (PD-SOI) circuits
    MacDonald, Eric
    Touba, Nur A.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (06) : 587 - 595
  • [22] A physical model of floating body effects in fully depleted silicon-on-insulator nMOSFET
    Peking Univ, Beijing, China
    Pan Tao Ti Hsueh Pao, 5 (339-346):
  • [23] Laser-induced lateral epitaxy in fully depleted silicon-on-insulator junctions
    Dezfulian, KK
    Krusius, JP
    Thompson, MO
    Talwar, S
    APPLIED PHYSICS LETTERS, 2002, 81 (12) : 2238 - 2240
  • [24] Nanoscale electron beam lithography and etching for fully depleted silicon-on-insulator devices
    Dreeskornfeld, L
    Hartwich, J
    Kretz, J
    Risch, L
    Roesner, W
    Schmitt-Landsiedel, D
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2002, 20 (06): : 2777 - 2779
  • [25] FABRICATION OF EXTREMELY THIN SILICON-ON-INSULATOR FOR FULLY-DEPLETED CMOS APPLICATIONS
    BINDAL, A
    ROVEDO, N
    RESTIVO, J
    GALLI, C
    OGURA, S
    THIN SOLID FILMS, 1993, 232 (01) : 105 - 109
  • [26] Europe’s pilot line on fully depleted silicon-on-insulator technology (FAMES)
    Jean-René Lèquepeys
    Dominique Noguet
    Bruno Paing
    Xavier Lemoine
    Christophe Wyon
    Marie-Claire Cyrille
    Claire Fenouillet-Béranger
    Eric Dupont-Nivet
    Chrystel Deguet
    Susana Bonnetier
    Nature Reviews Electrical Engineering, 2025, 2 (2): : 77 - 78
  • [27] ANALYSIS OF NEW HIGH-VOLTAGE BIPOLAR SILICON-ON-INSULATOR TRANSISTOR WITH FULLY DEPLETED COLLECTOR
    ARNBORG, T
    LITWIN, A
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1995, 42 (01) : 172 - 177
  • [28] SUBSTRATE BIAS DEPENDENCE OF SUBTHRESHOLD SLOPES IN FULLY DEPLETED SILICON-ON-INSULATOR MOSFETS
    TOKUNAGA, K
    STURM, JC
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1991, 38 (08) : 1803 - 1807
  • [29] Static noise analysis for digital integrated circuits in partially-depleted silicon-on-insulator technology
    Shepard, KL
    Kim, DJ
    37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, : 239 - 242
  • [30] Persistent Floating-Body Effects in Fully Depleted Silicon-on-Insulator Transistors
    Park, Hyungjin
    Colinge, Jean-Pierre
    Cristoloveanu, Sorin
    Bawedin, Maryline
    PHYSICA STATUS SOLIDI A-APPLICATIONS AND MATERIALS SCIENCE, 2020, 217 (09):