Comprehensive analysis of fully depleted and partially depleted silicon-on-insulator FET device

被引:3
|
作者
Harika, P. [1 ]
Sravani, K. Girija [1 ]
Shanthi, G. [2 ]
Jaffery, M. D. Bismil [1 ]
Sai, K. Rohith [1 ]
Vali, Sk. Shoukath [2 ]
机构
[1] KLEF, Dept Elect & Commun Engn, VLSI & Microelect Res Grp, Guntur, AP, India
[2] VNR Vignana Jyothi Inst Engn & Technol, Dept Elect & Commun Engn, Hyderabad, India
关键词
D O I
10.1007/s00542-024-05709-9
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This research paper explores the design and analysis of partially depleted silicon on insulator (PDSOI) MOSFET and fully depleted silicon on insulator (FDSOI) MOSFET. This paper presents a comprehensive analysis of both DC and RF parameters in PDSOI and FDSOI MOSFETs. The investigation involves varying surface silicon thickness, source/drain doping levels, gate metal work functions, box oxide thickness, gate oxide thickness, and channel length modulation. By studying these diverse device parameters, the paper aims to gain insights into the performance characteristics of PDSOI and FDSOI MOSFETs and their suitability for different applications in integrated circuits. The findings contribute to a better understanding of device optimization and guide future advancements in semiconductor technology. The SILVACO TCAD tool is utilized for all aspects of design and analysis in this study. A thorough investigation is conducted on the floating body and its associated kink effects in a PDSOI device.
引用
收藏
页码:947 / 962
页数:16
相关论文
共 50 条
  • [11] Partially Depleted Silicon-on-Insulator (PDSOI) MOSFETs for RF Switching Applications
    Dash, T. P.
    Maiti, C. K.
    Jena, Devika
    PROCEEDINGS OF 3RD IEEE CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2022), 2022, : 89 - 92
  • [12] Temperature Dependence of Hysteresis Effect in Partially Depleted Silicon-on-Insulator MOSFETs
    Luo, Jiexin
    Chen, Jing
    Zhou, Jianhua
    Wu, Qingqing
    Chai, Zhan
    Wang, Xi
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2012, 12 (01) : 63 - 67
  • [13] Scanning spreading resistance microscopy of fully depleted silicon-on-insulator devices
    Alvarez, D
    Hartwich, J
    Kretz, J
    Fouchier, M
    Vandervorst, W
    MICROELECTRONIC ENGINEERING, 2003, 67-8 : 945 - 950
  • [14] Low-power-consumption fully depleted silicon-on-insulator technology
    Sugii, Nobuyuki
    MICROELECTRONIC ENGINEERING, 2015, 132 : 226 - 235
  • [15] Analysis of single-event transient sensitivity in fully depleted silicon-on-insulator MOSFETs
    Xu, Jing-Yan
    Chen, Shu-Ming
    Song, Rui-Qiang
    Wu, Zhen-Yu
    Chen, Jian-Jun
    NUCLEAR SCIENCE AND TECHNIQUES, 2018, 29 (04)
  • [16] Analysis of single-event transient sensitivity in fully depleted silicon-on-insulator MOSFETs
    Jing-Yan Xu
    Shu-Ming Chen
    Rui-Qiang Song
    Zhen-Yu Wu
    Jian-Jun Chen
    Nuclear Science and Techniques, 2018, 29
  • [17] Static noise analysis for digital integrated circuits in partially depleted silicon-on-insulator technology
    Chan, SC
    Shepard, KL
    Kim, DJ
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (08) : 916 - 927
  • [18] Analysis of single-event transient sensitivity in fully depleted silicon-on-insulator MOSFETs
    Jing-Yan Xu
    Shu-Ming Chen
    Rui-Qiang Song
    Zhen-Yu Wu
    Jian-Jun Chen
    Nuclear Science and Techniques, 2018, 29 (04) : 42 - 47
  • [19] RF filters in SiGeBiCMOS technology and fully depleted silicon-on-insulator CMOS technology
    Mbuko, O
    Orlando, P
    Axtell, H
    Cerny, C
    Creech, G
    Friddell, T
    James, T
    Kormanyos, B
    Mattamana, A
    Neidhard, R
    Nykiel, E
    Patel, VJ
    Selke, D
    Quach, T
    2006 TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS, DIGEST OF PAPERS, 2006, : 163 - +
  • [20] Analytical modelling of threshold voltage for underlap Fully Depleted Silicon-On-Insulator MOSFET
    Sharma, Rajneesh
    Rana, Ashwani K.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2017, 104 (02) : 286 - 296