Dual-Stepped Gate Vertical Double-Diffused Metal-Oxide-Semiconductor Field-Effect Transistor with Enhanced Device Performance

被引:0
|
作者
Sidar, Devesh Singh [1 ]
Parmar, Onika [1 ]
Mishra, Zeesha [1 ]
机构
[1] Chhattisgarh Swami Vivekanand Tech Univ, Univ Teaching Dept, Dept Microelect & VLSI, Bhilai 491107, Chhattisgarh, India
关键词
gate engineering; power MOSFET; specific on-resistances; switching speeds; vertical double-diffused MOSFETs; UMOS;
D O I
10.1002/pssa.202300593
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Herein, vertical double-diffused metal-oxide-semiconductor field-effect transistor(VDMOS) with improved device structure is proposed. Gate engineering is applied in the proposed device and two devices namely dual-stepped gate technology (DSGT) and modified dual-stepped gate technology (m-DSGT) are proposed here. Due to the effect of gate engineering, switching ability is improved and area specific on-resistance is reduced. Devices are simulated using Silvaco Atlas software. Breakdown voltages for conventional and m-DSGT are 278.63 and 280.02 V, respectively, for VGS$V_{\text{GS}}$ = 0 V. The current density of conventional and m-DSGT devices is 49.2$49.2$ and 178.5 A cm-2$178.5 \textrm{ } \text{A} \textrm{ } \left(\text{cm}\right)<^>{- 2}$ under the conditions on gate-driven voltage of 1 V for VDS$V_{\text{DS}}$ = 10 V. Using 2D numerical simulations, the electrical performance of both DSGT and m-DSGT devices is examined. The results demonstrate 76.6% decrease in specific on-resistance, 4.22 times increase in current density, and 26.67% faster switching speed compared to conventional VDMOS, thus, improving the device performance. This study proposes a dual-stepped gate technology, DSGT vertical double-diffused (VDMOS), and m-DSGT VDMOS (m-DSGT), with enhanced drain current and switching delay. The device consists of two gates set up stepwise from channel to drift zone, increasing device switching and gate control. 2D simulations show enhanced linearity, decreased switching delay, and reduced specific on-resistance.image (c) 2024 WILEY-VCH GmbH
引用
收藏
页数:5
相关论文
共 50 条
  • [21] Ultra-Low Specific On-resistance Lateral Double-Diffused Metal-Oxide-Semiconductor Transistor with Enhanced Dual-Gate and Partial P-buried Layer
    Zhuo Wang
    Zhangyi’an Yuan
    Xin Zhou
    Ming Qiao
    Zhaoji Li
    Bo Zhang
    Nanoscale Research Letters, 2019, 14
  • [22] Demonstration and analysis of accumulation-mode double-gate metal-oxide-semiconductor field-effect transistor
    Masahara, Meishoku
    Endo, Kazuhiko
    Liu, Yongxun
    Matsukawa, Takashi
    O'uchi, Shinichi
    Ishii, Kenichi
    Sugimata, Etsuro
    Suzuki, Eiichi
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2006, 45 (4B): : 3079 - 3083
  • [23] Compact double-gate metal-oxide-semiconductor field effect transistor model for device/circuit optimization
    Sadachika, Norio
    Murakami, Takahiro
    Oka, Hideki
    Tanabe, Ryon
    Mattausch, Hans Juergen
    Miura-Mattausch, Mitiko
    IEICE TRANSACTIONS ON ELECTRONICS, 2008, E91C (08) : 1379 - 1381
  • [24] Metal-oxide-semiconductor field-effect transistor junction requirements
    Duane, Michael
    Lynch, William
    Journal of Vacuum Science & Technology B: Microelectronics Processing and Phenomena, 1998, 16 (01):
  • [25] Metal-oxide-semiconductor field-effect transistor with a vacuum channel
    Srisonphan, Siwapon
    Jung, Yun Suk
    Kim, Hong Koo
    NATURE NANOTECHNOLOGY, 2012, 7 (08) : 504 - 508
  • [26] Modeling of γ-irradiation and lowered temperature effects in power vertical double-diffused metal-oxide-semiconductor transistors
    Golubovic, S
    Djoric-Veljkovic, S
    Davidovic, V
    Stojadinovic, N
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 1999, 38 (08): : 4699 - 4702
  • [27] Interaction of porous Pt-SnO2 gate metal-oxide-semiconductor field-effect transistor device with CO
    Kasama, K
    Sato, D
    Fukuda, H
    Nomura, S
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1999, 38 (4B): : 2310 - 2313
  • [28] Mitigation of Complementary Metal-Oxide-Semiconductor Variability with Metal Gate Metal-Oxide-Semiconductor Field-Effect Transistors
    Yang, Ji-Woon
    Park, Chang Seo
    Smith, Casey E.
    Adhikari, Hemant
    Huang, Jeff
    Heh, Dawei
    Majhi, Prashant
    Jammy, Raj
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2009, 48 (04)
  • [29] Subthreshold Characteristics of a Metal-Oxide-Semiconductor Field-Effect Transistor with External PVDF Gate Capacitance
    Lin, Jing-Jenn
    Tao, Ji-Hua
    Wu, You-Lin
    CRYSTALS, 2019, 9 (12):
  • [30] Device design consideration for Vth-controllable four-terminal double-gate metal-oxide-semiconductor field-effect transistor
    Masahara, M
    Liu, YX
    Sakamoto, K
    Endo, K
    Sekigawa, T
    Matsukawa, T
    Suzuki, E
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2005, 44 (4B): : 2351 - 2356