Demonstration and analysis of accumulation-mode double-gate metal-oxide-semiconductor field-effect transistor

被引:4
|
作者
Masahara, Meishoku [1 ]
Endo, Kazuhiko [1 ]
Liu, Yongxun [1 ]
Matsukawa, Takashi [1 ]
O'uchi, Shinichi [1 ]
Ishii, Kenichi [1 ]
Sugimata, Etsuro [1 ]
Suzuki, Eiichi [1 ]
机构
[1] Natl Inst Adv Ind Sci & Technol, Nanoelect Res Inst, Tsukuba, Ibaraki 3058568, Japan
关键词
vertical DG-MOSFET; accumulation mode; inversion mode; channel thickness; channel body doping concentration; short-channel effects; subthreshold slope; threshold voltage;
D O I
10.1143/JJAP.45.3079
中图分类号
O59 [应用物理学];
学科分类号
摘要
The property of an accumulation-mode double-gate (DG) metal-oxide-semiconductor field-effect transistor (MOSFET) has thoroughly been investigated on the basis of experimental data and simulation results. Both accumulation- and inversion-mode DG-MOSFETs have been fabricated by novel vertical DG-MOSFET fabrication process technology. It is experimentally demonstrated that accumulation- mode DG-MOSFETs show a severe influence of channel thickness (T-Si) on threshold voltage (V-th) and subthreshold slope (S) as compared with inversion-mode ones. By decreasing T-Si, however, S is dramatically improved to the same value as that for the inversion-mode one. The short-channel effects (SCEs) for the accumulation-mode DG-MOSFETs have been explored using device simulation. The simulation result shows that, by decreasing T-Si to 10 nm, the trend of the SCEs for the accumulation-mode DG-MOSFETs becomes the same as that for the inversion-mode one down to an effective gate length of 10 nm. It is also demonstrated that, by using n(+)-DGs, an appropriate Vth as well as a low S can be attained for an accumulation-mode PMOS vertical DG-MOSFET.
引用
收藏
页码:3079 / 3083
页数:5
相关论文
共 50 条
  • [1] Quantum transport in a nanosize double-gate metal-oxide-semiconductor field-effect transistor
    Croitoru, MD
    Gladilin, VN
    Fomin, VM
    Devreese, JT
    Magnus, W
    Schoenmaker, W
    Sorée, B
    JOURNAL OF APPLIED PHYSICS, 2004, 96 (04) : 2305 - 2310
  • [2] A physical model of cylindrical surrounding double-gate metal-oxide-semiconductor field-effect transistor
    Liu Jia-Wen
    Yao Ruo-He
    Liu Yu-Rong
    Geng Kui-Wei
    ACTA PHYSICA SINICA, 2021, 70 (15)
  • [3] Analysis of Quantum Effects on Backscattering from Drain Region of Double-Gate Metal-Oxide-Semiconductor Field-Effect Transistor
    Tsutsumi, Toshiyuki
    Tomizawa, Kazutaka
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2009, 48 (06) : 06FD071 - 06FD076
  • [4] Oscillation of gate leakage current in double-gate metal-oxide-semiconductor field-effect transistors
    Do, V. Nam
    Dollfus, P.
    JOURNAL OF APPLIED PHYSICS, 2007, 101 (07)
  • [5] A Simulation Study of Junctionless Double-Gate Metal-Oxide-Semiconductor Field-Effect Transistor with Symmetrical Side Gates
    Bavir, Mohammad
    Abbasi, Abdollah
    Orouji, Ali Asghar
    SILICON, 2020, 12 (07) : 1593 - 1602
  • [6] A Simulation Study of Junctionless Double-Gate Metal-Oxide-Semiconductor Field-Effect Transistor with Symmetrical Side Gates
    Mohammad Bavir
    Abdollah Abbasi
    Ali Asghar Orouji
    Silicon, 2020, 12 : 1593 - 1602
  • [7] Mobility and screening effect in heavily doped accumulation-mode metal-oxide-semiconductor field-effect transistors
    Goto, Ken-Ichi
    Yu, Tsung-Hsing
    Wu, Jeff
    Diaz, Carlos H.
    Colinge, J. P.
    APPLIED PHYSICS LETTERS, 2012, 101 (07)
  • [8] High-frequency compact analytical noise model for double-gate metal-oxide-semiconductor field-effect transistor
    Lazaro, A.
    Cerdeira, A.
    Nae, B.
    Estrada, M.
    Iniguez, B.
    JOURNAL OF APPLIED PHYSICS, 2009, 105 (03)
  • [9] Suppression of effects of backscattering from drain region on double-gate metal-oxide-semiconductor field-effect transistor characteristics
    Tsutsumi, Toshiyuki
    Tomizawa, Kazutaka
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (06) : 4980 - 4984
  • [10] Compact noise modelling for common double-gate metal-oxide-semiconductor field-effect transistor adapted to gate-oxide-thickness asymmetry
    Sharan, Neha
    Mahapatra, Santanu
    IET CIRCUITS DEVICES & SYSTEMS, 2016, 10 (01) : 62 - 67