Low-Power High-Speed Sense-Amplifier-Based Flip-Flops With Conditional Bridging

被引:4
|
作者
Joo, Bomin [1 ]
Kong, Bai-Sun [1 ]
机构
[1] Sungkyunkwan Univ, Dept Elect & Comp Engn, Suwon 16419, South Korea
关键词
Flip-flops; Power demand; Latches; Voltage control; Clocks; Switches; Pulse generation; Low-power electronics; Low voltage; Flip-flop; pulsed latch; sense amplifier; high performance; low power; low voltage; HIGH-PERFORMANCE; NEAR-THRESHOLD; OPERATION; DESIGN; LOGIC;
D O I
10.1109/ACCESS.2023.3328563
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Conventional high-performance flip-flops suffer from large power consumption at the nominal supply region and unreliable operation in the low-voltage region. To overcome these drawbacks, this paper proposes conditional-bridging flip-flops (CBFFs) that can conditionally activate the shorting device in the sense-amplifier stage. There are two versions of the proposed flip-flop. The single-ended version (CBFF-S) adopts a single-ended latching stage to optimize in terms of power consumption and area. For applications requiring high speed with differential outputs, the speed-optimized differential version (CBFF-D) is also proposed. Since the shorting device is adaptively turned on only when it is necessary, the flip-flops have fully static operations with reduced switching power consumption. The conditional bridging technique can also help minimize the effective parasitic capacitance relevant to the shorting device by relieving the design burden of weakening the device, resulting in further power reduction. The technique also provides the complete separation of complementary precharge nodes in the sense-amplifier stage during input sampling, achieving a fast and reliable operation. To further reduce power consumption and latency, the latching stage is designed to have no glitches and signal fighting and to be driven by the first stage output without signal inversion. Moreover, the conditionally bridged sense-amplifier stage having a reliable pull-down of precharge nodes and the latching stage having a contention-free operation allow the flip-flops to provide stable operation down to the near-threshold voltage (NTV) region. The proposed flip-flops were designed in a 28-nm CMOS process, whose performance evaluation results indicated that the power consumption of CBFF-S is reduced by up to 56.2% compared to conventional single-ended flip-flops at 0.1 switching activity. The minimum DQ latency was also reduced by up to 33.6%. They also indicated that CBFF-D offers up to 33.8% less power at 0.1 switching activity and up to 24.1% lower minimum DQ latency than those of conventional differential flip-flops. The resulting power-delay product (PDP) of CBFFs was at least 27.8% less than those of conventional flip-flops. The Monte-Carlo simulation results considering the process, voltage, and temperature (PVT) variations indicated that CBFFs could operate reliably down to a supply voltage of 0.3 V.
引用
收藏
页码:121835 / 121844
页数:10
相关论文
共 50 条
  • [31] Bipolar ReRAM Based Non-Volatile Flip-flops for Low-Power Architectures
    Onkaraiah, Santhosh
    Reyboz, Marina
    Clermidy, Fabien
    Portal, Jean-Michel
    Bocquet, Marc
    Muller, Chritophe
    Hraziia
    Anghel, Costin
    Amara, Amara
    2012 IEEE 10TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2012, : 417 - 420
  • [32] Design of high-speed bipolar flip-flops for reduced clock loading
    Collins, TE
    Long, SI
    ELECTRONICS LETTERS, 2006, 42 (06) : 329 - 331
  • [33] Design analysis and circuit enhancements for high-speed bipolar flip-flops
    Collins, TE
    Manan, V
    Long, SI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (05) : 1166 - 1174
  • [34] Low-power, high-performance and low clock swing D Flip-Flops with single power supply
    Zhang, Jianjun
    Sun, Yihe
    EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 855 - 858
  • [35] Comparative study on low-power high-performance standard-cell flip-flops
    Oskuii, ST
    Alvandpour, A
    MICROELECTRONICS: DESIGN, TECHNOLOGY, AND PACKAGING, 2004, 5274 : 390 - 398
  • [36] Novel high speed and low power single and double edge-triggered flip-flops
    Aezinia, Fatemeh
    Najafzadeh, Sara
    Afzali-Kusha, Ali
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1383 - +
  • [37] Comparative Analysis and Design of Harmonic Aware Low-Power Latches and Flip-Flops
    Khan, Muhammad Imran
    Lin, Fujiang
    2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2014,
  • [38] Timing improvements of conditional-precharge sense-amplifier-based flip-flop
    Qiao Fei
    Yang Huazhong
    Gao Hongli
    Wang Hui
    CHINESE JOURNAL OF ELECTRONICS, 2007, 16 (02): : 231 - 235
  • [39] Variation resilient low-power memristor-based synchronous flip-flops: design and analysis
    Soumitra Pal
    Vivek Gupta
    Aminul Islam
    Microsystem Technologies, 2021, 27 : 525 - 538
  • [40] Variation resilient low-power memristor-based synchronous flip-flops: design and analysis
    Pal, Soumitra
    Gupta, Vivek
    Islam, Aminul
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2021, 27 (02): : 525 - 538