Low-Power High-Speed Sense-Amplifier-Based Flip-Flops With Conditional Bridging

被引:4
|
作者
Joo, Bomin [1 ]
Kong, Bai-Sun [1 ]
机构
[1] Sungkyunkwan Univ, Dept Elect & Comp Engn, Suwon 16419, South Korea
关键词
Flip-flops; Power demand; Latches; Voltage control; Clocks; Switches; Pulse generation; Low-power electronics; Low voltage; Flip-flop; pulsed latch; sense amplifier; high performance; low power; low voltage; HIGH-PERFORMANCE; NEAR-THRESHOLD; OPERATION; DESIGN; LOGIC;
D O I
10.1109/ACCESS.2023.3328563
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Conventional high-performance flip-flops suffer from large power consumption at the nominal supply region and unreliable operation in the low-voltage region. To overcome these drawbacks, this paper proposes conditional-bridging flip-flops (CBFFs) that can conditionally activate the shorting device in the sense-amplifier stage. There are two versions of the proposed flip-flop. The single-ended version (CBFF-S) adopts a single-ended latching stage to optimize in terms of power consumption and area. For applications requiring high speed with differential outputs, the speed-optimized differential version (CBFF-D) is also proposed. Since the shorting device is adaptively turned on only when it is necessary, the flip-flops have fully static operations with reduced switching power consumption. The conditional bridging technique can also help minimize the effective parasitic capacitance relevant to the shorting device by relieving the design burden of weakening the device, resulting in further power reduction. The technique also provides the complete separation of complementary precharge nodes in the sense-amplifier stage during input sampling, achieving a fast and reliable operation. To further reduce power consumption and latency, the latching stage is designed to have no glitches and signal fighting and to be driven by the first stage output without signal inversion. Moreover, the conditionally bridged sense-amplifier stage having a reliable pull-down of precharge nodes and the latching stage having a contention-free operation allow the flip-flops to provide stable operation down to the near-threshold voltage (NTV) region. The proposed flip-flops were designed in a 28-nm CMOS process, whose performance evaluation results indicated that the power consumption of CBFF-S is reduced by up to 56.2% compared to conventional single-ended flip-flops at 0.1 switching activity. The minimum DQ latency was also reduced by up to 33.6%. They also indicated that CBFF-D offers up to 33.8% less power at 0.1 switching activity and up to 24.1% lower minimum DQ latency than those of conventional differential flip-flops. The resulting power-delay product (PDP) of CBFFs was at least 27.8% less than those of conventional flip-flops. The Monte-Carlo simulation results considering the process, voltage, and temperature (PVT) variations indicated that CBFFs could operate reliably down to a supply voltage of 0.3 V.
引用
收藏
页码:121835 / 121844
页数:10
相关论文
共 50 条
  • [41] Allocation of Multi-bit Flip-Flops Targeting Low-Power Chips
    Kim, Jinmyoung
    Kim, Taewhan
    2023 20TH INTERNATIONAL SOC DESIGN CONFERENCE, ISOCC, 2023, : 121 - 122
  • [42] New high-speed low-power current-mode CMOS sense amplifier
    Wang, SM
    Wu, CY
    JOURNAL OF THE CHINESE INSTITUTE OF ENGINEERS, 2003, 26 (03) : 367 - 370
  • [43] Unbalanced current latch sense amplifier for low-power high-speed PLD's
    Huang, HY
    Chu, YH
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 193 - 196
  • [44] 1.5V HIGH-SPEED LOW-POWER CMOS CURRENT SENSE AMPLIFIER
    YEO, KS
    ROFAIL, SS
    ELECTRONICS LETTERS, 1995, 31 (23) : 1991 - 1993
  • [45] Design of a Fast and Low-Power Sense Amplifier and Writing Circuit for High-Speed MRAM
    Lee, Hochul
    Alzate, Juan G.
    Dorrance, Richard
    Cai, Xue Qing
    Markovic, Dejan
    Amiri, Pedram Khalili
    Wang, Kang L.
    IEEE TRANSACTIONS ON MAGNETICS, 2015, 51 (05)
  • [46] A Body-Bias based Current Sense Amplifier for High-Speed Low-Power Embedded SRAMs
    Shakir, Tahseen
    Sachdev, Manoj
    2014 27TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2014, : 444 - 448
  • [47] New dynamic flip-flops for high-speed dual-modulus prescaler
    Yang, CY
    Dehng, GK
    Hsu, JM
    Liu, SI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (10) : 1568 - 1571
  • [48] Bandwidth Enhancement of Flip-Flops Using Feedback for High-Speed Integrated Circuits
    Sakare, Mahendra
    Kumar, Sadhu Pavan
    Gupta, Shalabh
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2016, 63 (08) : 768 - 772
  • [49] A high-speed sense-amplifier based flip-flop
    De Caro, D
    Napoli, E
    Petra, N
    Strollo, AGM
    PROCEEDINGS OF THE 2005 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOL 2, 2005, : II99 - II102
  • [50] Low-Power Flip-Flops Operating in Low Voltages and Their Performance Variations Considering Process Deviations
    Yang, Xiong
    Zhu, Haotian
    Hu, Jianping
    2017 IEEE 17TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2017, : 1043 - 1046