Efficient ATFA design based on CNTFET technology for error-tolerant applications

被引:1
|
作者
Rad, Rabe'e Sharifi [1 ]
Ghanatghestani, Mokhtar Mohammadi [2 ]
Hashemipour, Malihe [1 ]
机构
[1] Islamic Azad Univ, Kerman Branch, Dept Comp Engn, Kerman, Iran
[2] Islamic Azad Univ, Bam Branch, Dept Comp Engn, Bam, Iran
关键词
Approximate ternary full adder (ATFA); Approximate computing; Carbon nano-tube field effect transistor (CNTFET); Image processing; Multiple-valued logic (MVL);
D O I
10.1007/s00034-023-02506-z
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Today, the main concern of digital circuit designers is reducing the power of portable equipment due to the limitation of charging their batteries. One of the ways to reduce power consumption is to use approximate units in systems that have the ability to tolerate faults. Another solution to consider is designing circuits with Multi-Valued Logic (MVL), which can also reduce power consumption. The use of CNTFET transistors in MVL circuit designs can lead to higher efficiency in integrated circuits, particularly in terms of power, speed and area. Full adders are essential arithmetic modules in processors and serve as the cornerstone of digital systems. In this research study, we aimed to design an Approximate Ternary Full Adder (ATFA) with the minimum number of transistors and power consumption. Based on simulations conducted using Synopsys HSPICE in Stanford's 32 nm CNTFET technology, the proposed ATFA design demonstrated superior performance compared to previous similar designs, particularly in terms of average power consumption, delay, and energy consumption. In addition, according to the examination of noise immunity curves, the proposed circuit has higher pulse noise amplitude in all pulse widths than other circuits. Meanwhile, at the program level, image composition has been considered to study accuracy criteria such as peak Signal-to-Noise Ratio (PSNR), Structural Similarity (SSIM), and Figures Of Merit (FOM) in image synthesis, supported the superior performance of our proposed circuit compared to other similar circuits.
引用
收藏
页码:1119 / 1143
页数:25
相关论文
共 50 条
  • [21] Reducing Serial I/O Power in Error-Tolerant Applications by Efficient Lossy Encoding
    Stanley-Marbell, Phillip
    Rinard, Martin
    2016 ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2016,
  • [22] High-Performance and Energy-Efficient Approximate Multiplier for Error-Tolerant Applications
    Kim, Sunghyun
    Kim, Youngmin
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 278 - 279
  • [23] Sensor-Based Approximate Adder Design for Accelerating Error-Tolerant and Deep-Learning Applications
    Huang, Ning-Chi
    Chen, Szu-Ying
    Wu, Kai-Chiang
    2019 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2019, : 692 - 697
  • [24] Accelerating error-tolerant applications with approximate function reuse
    Brandalero, Marcelo
    da Silveira, Leonardo Almeida
    Souza, Jeckson Dellagostin
    Schneider Beck, Antonio Carlos
    SCIENCE OF COMPUTER PROGRAMMING, 2018, 165 : 54 - 67
  • [25] Ghostwriter: A Cache Coherence Protocol for Error-Tolerant Applications
    Kao, Henry
    San Miguel, Joshua
    Jerger, Natalie Enright
    50TH INTERNATIONAL CONFERENCE ON PARALLEL PROCESSING WORKSHOP PROCEEDINGS - ICPP WORKSHOPS '21, 2021,
  • [26] Optimal design of error-tolerant reprogrammable multiport interferometers
    Fldzhyan, S. A.
    Saygin, M. Yu
    Kulik, S. P.
    OPTICS LETTERS, 2020, 45 (09) : 2632 - 2635
  • [27] Novel approximate Booth multipliers (ABm-eRx) based on efficient encoding and reduction for error-tolerant applications
    Moses, Jayasheela
    Balasubramani, Sukanya
    Krishnamoorthy, Umapathi
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2025, 123 (02)
  • [28] Design of Approximate Booth Squarer for Error-Tolerant Computing
    Manikantta Reddy, K.
    Vasantha, M. H.
    Nithin Kumar, Y. B.
    Dwivedi, Devesh
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (05) : 1230 - 1241
  • [29] Design of error-tolerant cache memory for multithreaded computing
    Wang, Shuo
    Wang, Lei
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 1890 - 1893
  • [30] Addressing Design Margins through Error-tolerant Circuits
    Das, Shidhartha
    Blaauw, David
    Bull, David
    Flautner, Krisztian
    Aitken, Rob
    DAC: 2009 46TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2009, : 11 - +