A 100 MS/s 9 bit 0.43 mW SAR ADC with custom capacitor array

被引:0
|
作者
王晶晶 [1 ]
冯泽民 [1 ]
徐荣金 [1 ]
陈迟晓 [1 ]
叶凡 [1 ]
许俊 [1 ]
任俊彦 [1 ]
机构
[1] State Key Laboratory of ASIC and System, Fudan University
关键词
SAR ADC; low power; custom metal–oxide–metal capacitor; capacitor array structure;
D O I
暂无
中图分类号
TN792 [];
学科分类号
080902 ;
摘要
A low power 9 bit 100 MS/s successive approximation register analog-to-digital converter(SAR ADC)with custom capacitor array is presented. A brand-new 3-D MOM unit capacitor is used as the basic capacitor cell of this capacitor array. The unit capacitor has a capacitance of 1 fF. Besides, the advanced capacitor array structure and switch mode decrease the power consumption a lot. To verify the effectiveness of this low power design, the 9 bit 100 MS/s SAR ADC is implemented in TSMC IP9M 65 nm LP CMOS technology. The measurement results demonstrate that this design achieves an effective number of bits(ENOB) of 7.4 bit, a signal-to-noise plus distortion ratio(SNDR) of 46.40 dB and a spurious-free dynamic range(SFDR) of 62.31 dB at 100 MS/s with 1 MHz input.The SAR ADC core occupies an area of 0.030 mm;and consumes 0.43 mW under a supply voltage of 1.2 V. The figure of merit(FOM) of the SAR ADC achieves 23.75 fJ/conv.
引用
收藏
页码:88 / 93
页数:6
相关论文
共 50 条
  • [1] A 100 MS/s 9 bit 0.43 mW SAR ADC with custom capacitor array
    Wang Jingjing
    Feng Zemin
    Xu Rongjin
    Chen Chixiao
    Ye Fan
    Xu Jun
    Ren Junyan
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (05)
  • [2] A 100 MS/s 9 bit 0.43 mW SAR ADC with custom capacitor array
    王晶晶
    冯泽民
    徐荣金
    陈迟晓
    叶凡
    许俊
    任俊彦
    Journal of Semiconductors, 2016, 37 (05) : 88 - 93
  • [3] 100MS/s 9-bit 0.43mW SAR ADC with Custom Capacitor Array
    Wang Jingjing
    Xu Rongjin
    Chen Chixiao
    Ye Fan
    Xu Jun
    Ren Junyan
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [4] A 9-bit 100 MS/s SAR ADC with Digitally Assisted Background Calibration
    Zhu, Xiaolei
    Chen, Yanfei
    Tsukamoto, Sanroku
    Kuroda, Tadahiro
    IEICE TRANSACTIONS ON ELECTRONICS, 2012, E95C (06): : 1026 - 1034
  • [5] A 8-bit 10MS/s Asynchronous SAR ADC with Resistor-Capacitor Array DAC
    Deng, Honghui
    Li, Peicheng
    PROCEEDINGS OF 2014 IEEE INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY AND IDENTIFICATION (ASID), 2014, : 72 - 76
  • [6] A 9-bit 100-MS/s 1.46-mW Tri-Level SAR ADC in 65 nm CMOS
    Chen, Yanfei
    Tsukamoto, Sanroku
    Kuroda, Tadahiro
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2010, E93A (12) : 2600 - 2608
  • [7] 14-bit 100 MS/s 121 mW pipelined ADC
    陈勇臻
    陈迟晓
    冯泽民
    叶凡
    任俊彦
    Journal of Semiconductors, 2015, (06) : 146 - 151
  • [8] 14-bit 100 MS/s 121 mW pipelined ADC
    陈勇臻
    陈迟晓
    冯泽民
    叶凡
    任俊彦
    Journal of Semiconductors, 2015, 36 (06) : 146 - 151
  • [9] 14-bit 100 MS/s 121 mW pipelined ADC
    Chen Yongzhen
    Chen Chixiao
    Feng Zemin
    Ye Fan
    Ren Junyan
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (06)
  • [10] A 100mW 10 bit 100MS/s all CMOS ADC
    Hall, JH
    Nairn, DG
    THIRD INTERNATIONAL CONFERENCE ON ADVANCED A/D AND D/A CONVERSION TECHNIQUES AND THEIR APPLICATIONS, 1999, (466): : 5 - 8