Characterization of positive bias temperature instability of NMOSFET with high-k/metal gate last process

被引:0
|
作者
任尚清 [1 ]
杨红 [1 ]
唐波 [1 ]
徐昊 [1 ]
罗维春 [1 ]
唐兆云 [1 ]
徐烨锋 [1 ]
许静 [1 ]
王大海 [1 ]
李俊峰 [1 ]
闫江 [1 ]
赵超 [1 ]
陈大鹏 [1 ]
叶甜春 [1 ]
王文武 [1 ]
机构
[1] Key Laboratory of Microelectronics Devices and Integrated Technology, Institute of Microelectronics,Chinese Academy of Sciences
基金
中国国家自然科学基金;
关键词
positive bias temperature instability(PBTI); high-k; metal gate;
D O I
暂无
中图分类号
TN386 [场效应器件];
学科分类号
摘要
Positive bias temperature instability(PBTI) characteristics and degradation mechanisms of NMOSFET with high-k/metal gate last process have been systematically investigated. The time evolution of threshold voltage shift during PBTI stress still follows a power law. However, the exponent n decreases from 0.26 to 0.16 linearly as the gate stress voltage increases from 0.6 to 1.2 V. There is no interface state generation during stress because of the negligible sub-threshold swing change. Moreover, the activation energy is 0.1 e V, which implies that electrons directly tunnel into high-k bulk and are trapped by pre-existing traps resulting into PBTI degradation. During recovery the threshold voltage shift is linear in lgt, and a mathematical model is proposed to express threshold voltage shift.
引用
收藏
页码:90 / 93
页数:4
相关论文
共 50 条
  • [1] Characterization of positive bias temperature instability of NMOSFET with high-k/metal gate last process
    Ren Shangqing
    Yang Hong
    Tang Bo
    Xu Hao
    Luo Weichun
    Tang Zhaoyun
    Xu Yefeng
    Xu Jing
    Wang Dahai
    Li Junfeng
    Yan Jiang
    Zhao Chao
    Chen Dapeng
    Ye Tianchun
    Wang Wenwu
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (01)
  • [2] Positive Bias Temperature Instability Effects in advanced High-k Metal Gate NMOSFETs
    Ioannou, D. P.
    Mittl, S.
    LaRosa, G.
    2008 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP FINAL REPORT, 2008, : 55 - 57
  • [3] Gate-last MISFET structures and process for characterization of high-k and metal gate MISFETs
    Matsuki, T
    Torii, K
    Maeda, T
    Akasaka, Y
    Hayashi, K
    Kasai, N
    Arikado, T
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (05): : 804 - 810
  • [4] Gate-last MISFET structures and process for high-k and metal gate MISFETs characterization
    Matsuki, T
    Torii, K
    Maeda, T
    Syoji, H
    Kiyono, K
    Akasaka, Y
    Hayashi, K
    Kasai, N
    Arikado, T
    ICMTS 2004: PROCEEDINGS OF THE 2004 INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES, 2004, : 105 - 110
  • [5] Influence of ultra-thin TiN thickness (1.4 nm and 2.4 nm) on positive bias temperature instability (PBTI) of high-k/metal gate nMOSFETs with gate-last process
    Qi Lu-Wei
    Yang Hong
    Ren Shang-Qing
    Xu Ye-Feng
    Luo Wei-Chun
    Xu Hao
    Wang Yan-Rong
    Tang Bo
    Wang Wen-Wu
    Yan Jiang
    Zhu Hui-Long
    Zhao Chao
    Chen Da-Peng
    Ye Tian-Chun
    CHINESE PHYSICS B, 2015, 24 (12)
  • [6] Influence of ultra-thin TiN thickness(1.4 nm and 2.4 nm) on positive bias temperature instability(PBTI)of high-k/metal gate nMOSFETs with gate-last process
    祁路伟
    杨红
    任尚清
    徐烨峰
    罗维春
    徐昊
    王艳蓉
    唐波
    王文武
    闫江
    朱慧珑
    赵超
    陈大鹏
    叶甜春
    Chinese Physics B, 2015, 24 (12) : 505 - 508
  • [7] Significant reduction of Positive Bias Temperature Instability in high-k/metal-gate nFETs by incorporation of rare earth metals
    Kaczer, B.
    Veloso, A.
    Aoulaiche, M.
    Groeseneken, G.
    MICROELECTRONIC ENGINEERING, 2009, 86 (7-9) : 1894 - 1896
  • [8] Negative Bias Temperature Instability Characteristics and Degradation Mechanisms of pMOSFET with High-k/Metal Gate Stacks
    Ren, Shangqing
    Yang, Hong
    Wang, Wenwu
    Xu, Hao
    Luo, Weichun
    Tang, Bo
    Tang, Zhaoyun
    Xu, Jing
    Yan, Jiang
    Zhao, Chao
    Ye, Tianchun
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2013 (CSTIC 2013), 2013, 52 (01): : 953 - 957
  • [9] Voltage Ramp Stress for Bias Temperature Instability Testing of Metal-Gate/High-k Stacks
    Kerber, Andreas
    Krishnan, Siddarth A.
    Cartier, Eduard Albert
    IEEE ELECTRON DEVICE LETTERS, 2009, 30 (12) : 1347 - 1349
  • [10] A novel bias temperature instability characterization methodology for high-K MOSFETs
    Heh, Dawei
    Bersuker, Gennadi
    Choi, Rino
    Young, Chadwin D.
    Lee, Byoung Hun
    ESSDERC 2006: PROCEEDINGS OF THE 36TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2006, : 387 - +