ASIC Design of Floating-Point FFT Processor

被引:0
|
作者
陈禾
赵忠武
机构
[1] Beijing Institute of Technology
[2] Beijing100081
[3] China
[4] School of Information Science and Technology
关键词
application specific integrated circuit(ASIC); fast Fourier transform(FFT); floating-point; pipeline; very large scale integrated(VLSI);
D O I
10.15918/j.jbit1004-0579.2004.04.010
中图分类号
TP332 [运算器和控制器(CPU)];
学科分类号
081201 ;
摘要
An application specific integrated circuit (ASIC) design of a 1024 points floating-point fast Fourier transform(FFT) processor is presented. It can satisfy the requirement of high accuracy FFT result in related fields. Several novel design techniques for floating-point adder and multiplier are introduced in detail to enhance the speed of the system. At the same time, the power consumption is decreased. The hardware area is effectively reduced as an improved butterfly processor is developed. There is a substantial increase in the performance of the design since a pipelined architecture is adopted, and very large scale integrated (VLSI) is easy to realize due to the regularity. A result of validation using field programmable gate array (FPGA) is shown at the end. When the system clock is set to 50 MHz, 204.8 μs is needed to complete the operation of FFT computation.
引用
下载
收藏
页码:389 / 393
页数:5
相关论文
共 50 条
  • [41] Approximate Floating-Point FFT Design with Wide Precision-Range and High Energy Efficiency
    Wen, Chenyi
    Wu, Ying
    Yin, Xunzhao
    Zhuo, Cheng
    2023 28TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC, 2023, : 134 - 139
  • [42] FLOATING-POINT PROCESSOR DELIVERS SPEED TO 68020 030 SYSTEMS
    WILSON, R
    COMPUTER DESIGN, 1989, 28 (03): : 136 - 136
  • [43] PERIPHERAL PROCESSOR MEETS PROPOSED IEEE FLOATING-POINT FORMAT
    不详
    ELECTRONIC PRODUCTS MAGAZINE, 1979, 22 (04): : 141 - 141
  • [44] A Flexible Floating-Point Wavelet Transform and Wavelet Packet Processor
    Guntoro, Andre
    Glesner, Manfred
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 1314 - 1319
  • [45] A floating-point processor for fast and accurate sine/cosine evaluation
    Paliouras, V
    Karagianni, K
    Stouraitis, T
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2000, 47 (05) : 441 - 451
  • [47] Highly Configurable Floating-Point FFT IP Core with Reusing Method
    LIU Sanjun
    SUN Linjiao
    LI Shaowu
    YI Jinqiao
    MIAO Yuzhuang
    Wuhan University Journal of Natural Sciences, 2013, 18 (01) : 59 - 66
  • [48] On the design of fast IEEE floating-point adders
    Seidel, PM
    Even, G
    ARITH-15 2001: 15TH SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 2001, : 184 - 194
  • [49] Design and Analysis of Inexact Floating-Point Adders
    Liu, Weiqiang
    Chen, Linbin
    Wang, Chenghua
    O'Neill, Maire
    Lombardi, Fabrizio
    IEEE TRANSACTIONS ON COMPUTERS, 2016, 65 (01) : 308 - 314
  • [50] On the Design of Iterative Approximate Floating-Point Multipliers
    Towhidy, Ahmad
    Omidi, Reza
    Mohammadi, Karim
    IEEE TRANSACTIONS ON COMPUTERS, 2023, 72 (06) : 1623 - 1635