ASIC Design of Floating-Point FFT Processor

被引:0
|
作者
陈禾
赵忠武
机构
[1] Beijing Institute of Technology
[2] Beijing100081
[3] China
[4] School of Information Science and Technology
关键词
application specific integrated circuit(ASIC); fast Fourier transform(FFT); floating-point; pipeline; very large scale integrated(VLSI);
D O I
10.15918/j.jbit1004-0579.2004.04.010
中图分类号
TP332 [运算器和控制器(CPU)];
学科分类号
081201 ;
摘要
An application specific integrated circuit (ASIC) design of a 1024 points floating-point fast Fourier transform(FFT) processor is presented. It can satisfy the requirement of high accuracy FFT result in related fields. Several novel design techniques for floating-point adder and multiplier are introduced in detail to enhance the speed of the system. At the same time, the power consumption is decreased. The hardware area is effectively reduced as an improved butterfly processor is developed. There is a substantial increase in the performance of the design since a pipelined architecture is adopted, and very large scale integrated (VLSI) is easy to realize due to the regularity. A result of validation using field programmable gate array (FPGA) is shown at the end. When the system clock is set to 50 MHz, 204.8 μs is needed to complete the operation of FFT computation.
引用
下载
收藏
页码:389 / 393
页数:5
相关论文
共 50 条
  • [21] FLOATING-POINT CHIPS CARVE OUT FFT SYSTEMS
    ELDON, J
    WINTER, GE
    ELECTRONIC DESIGN, 1983, 31 (16) : 133 - &
  • [22] Research on the RAW dependency in floating-point FFT processors
    Mou, Shengmei
    Yang, Xiaodong
    SNPD 2007: EIGHTH ACIS INTERNATIONAL CONFERENCE ON SOFTWARE ENGINEERING, ARTIFICIAL INTELLIGENCE, NETWORKING, AND PARALLEL/DISTRIBUTED COMPUTING, VOL 1, PROCEEDINGS, 2007, : 88 - +
  • [23] Research on the RAW dependency in floating-point FFT processors
    School of Computer Science, National University of Defense Technology, Changsha, 410073, China
    Proc. Eighth ACIS Int. Conf. Softw. Eng. Artif. Intell. Netw. Parallel Distrib. Comput., 1600, (88-92):
  • [24] ASIC Design of Nanoscale Artificial Neural Networks for Inference/Training by Floating-Point Arithmetic
    Niknia, Farzad
    Wang, Ziheng
    Liu, Shanshan
    Reviriego, Pedro
    Louri, Ahmed
    Lombardi, Fabrizio
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2024, 23 : 208 - 216
  • [25] The vector floating-point unit in a synergistic processor element of a CELL processor
    Mueller, SM
    Jacobi, C
    Oh, HJ
    Tran, KD
    Cottier, SR
    Michael, BW
    Nishikawa, H
    Totsuka, Y
    Namatame, T
    Yano, N
    Machida, T
    Dhong, SH
    17th IEEE Symposium on Computer Arithmetic, Proceedings, 2005, : 59 - 67
  • [26] A HYBRID FLOATING-POINT LOGARITHMIC NUMBER SYSTEM PROCESSOR
    TAYLOR, FJ
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1985, 32 (01): : 92 - 95
  • [27] Design of Approximate Floating-point FFT with Mantissa Bit-width Adjustment Algorithm
    Zhao, Xuan
    Yan, Chenggang
    Wang, Chenghua
    Liu, Weiqiang
    2022 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2022, : 265 - 269
  • [28] ARRAY PROCESSOR - FLOATING-POINT COMPUTER WITH HIGH THROUGHPUT
    INSKEEP, W
    AMERICAN LABORATORY, 1978, 10 (09) : 41 - &
  • [29] A 600-MHz superscalar floating-point processor
    Clouser, J
    Matson, M
    Badeau, R
    Dupcak, R
    Samudrala, S
    Allmon, R
    Fairbanks, N
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (07) : 1026 - 1029
  • [30] ARRAY PROCESSOR - FLOATING-POINT COMPUTER WITH HIGH THROUGHPUT
    INSKEEP, W
    INTERNATIONAL LABORATORY, 1980, (JAN-): : 69 - &