Parallel-pipelined Architecture of H.264 Deblocking Filter with Adaptive Dynamic Power

被引:0
|
作者
韦虎 [1 ]
林涛 [2 ]
机构
[1] Department of Electronic Engineering,Shanghai Jiaotong University
[2] Institute of Very Large Scale Integrated Circuits,Tongji University
基金
美国国家科学基金会;
关键词
deblocking filter; adaptive dynamic power; parallel processing; pipeline; H.264;
D O I
暂无
中图分类号
TN919.81 [图像编码];
学科分类号
0810 ; 081001 ;
摘要
In H.264,the computational complexity and memory access of deblocking filter are variable and depend on the video contents. In this paper,a pipelined VLSI architecture of deblocking filter with adaptive dynamic power is proposed. It avoids redundant computations and memory access by precluding the blocks which can be skipped. And the vertical and horizontal edges are simultaneously processed in an advanced scan order to speed up the decoder. As a result,the dynamic power of the proposed architecture can be reduced (up to about 89%) adaptively for different videos. And the off-chip memory access is improved compared to the previous designs. Moreover,the processing capability of the proposed architecture is very appropriate for real-time deblocking of high-definition television (HDTV,1920× 1080 pixel/frame,30 frame/s video signals) video operation at 38 MHz,which significantly outperforms the previous designs from 1.25 times to 4.8 times.
引用
收藏
页码:224 / 230
页数:7
相关论文
共 50 条
  • [41] A low-power deblocking filter architecture for H.264 advanced video coding
    Kim, Jaemoon
    Na, Sangkown
    Kyung, Chong-Min
    VLSI-SOC 2007: PROCEEDINGS OF THE 2007 IFIP WG 10.5 INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION, 2007, : 190 - +
  • [42] An Improved Deblocking Filter for H.264
    Zhang Chan
    Jian Shuyun
    Liang Fan
    2008 IEEE REGION 10 CONFERENCE: TENCON 2008, VOLS 1-4, 2008, : 1790 - +
  • [43] Low Power Architecture Design and Hardware Implementations of Deblocking Filter in H.264/AVC
    Chung, Hua-Chang
    Chen, Zong-Yi
    Chang, Pao-Chi
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2011, 57 (02) : 713 - 719
  • [44] Low Power Architecture Design and Hardware Implementations of Deblocking Filter in H.264/AVC
    Chung, Hua-Chang
    Chen, Zong-Yi
    Chang, Pao-Chi
    IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE 2011), 2011, : 405 - 406
  • [45] An efficient deblocking filter architecture with 2-dimensional parallel memory for H.264/AVC
    Li, Lingfeng
    Goto, Satoshi
    Ikenaga, Takeshi
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 623 - 626
  • [46] Low power H.264 deblocking filter hardware implementations
    Parlak, Mustafa
    Hamzaoglu, Ilker
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2008, 54 (02) : 808 - 816
  • [47] A Memory Interleaving and Interlacing Architecture for Deblocking Filter in H.264/AVC
    Lai, Yeong-Kang
    Chen, Lien-Fei
    Chiou, Wei-Che
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2010, 56 (04) : 2812 - 2818
  • [48] Memory and performance optimized architecture of deblocking filter in H.264/AVC
    Min, Kyeong-Yuk
    Chong, Jong-Wha
    MUE: 2007 INTERNATIONAL CONFERENCE ON MULTIMEDIA AND UBIQUITOUS ENGINEERING, PROCEEDINGS, 2007, : 220 - +
  • [49] Quality Improvement for Adaptive Deblocking Filter in H.264/AVC System
    Hsia, Shih Chang
    Lee, Sheng-Chieh
    Wang, SzuHong
    2008 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1 AND 2: VOL 1: COMMUNICATION THEORY AND SYSTEM, 2008, : 838 - 841
  • [50] Design of adaptive deblocking filter for H.264/AVC decoder SOC
    Yang Kim
    Zhang Chun
    Wang Zhihua
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 109 - +