Parallel-pipelined Architecture of H.264 Deblocking Filter with Adaptive Dynamic Power

被引:0
|
作者
韦虎 [1 ]
林涛 [2 ]
机构
[1] Department of Electronic Engineering,Shanghai Jiaotong University
[2] Institute of Very Large Scale Integrated Circuits,Tongji University
基金
美国国家科学基金会;
关键词
deblocking filter; adaptive dynamic power; parallel processing; pipeline; H.264;
D O I
暂无
中图分类号
TN919.81 [图像编码];
学科分类号
0810 ; 081001 ;
摘要
In H.264,the computational complexity and memory access of deblocking filter are variable and depend on the video contents. In this paper,a pipelined VLSI architecture of deblocking filter with adaptive dynamic power is proposed. It avoids redundant computations and memory access by precluding the blocks which can be skipped. And the vertical and horizontal edges are simultaneously processed in an advanced scan order to speed up the decoder. As a result,the dynamic power of the proposed architecture can be reduced (up to about 89%) adaptively for different videos. And the off-chip memory access is improved compared to the previous designs. Moreover,the processing capability of the proposed architecture is very appropriate for real-time deblocking of high-definition television (HDTV,1920× 1080 pixel/frame,30 frame/s video signals) video operation at 38 MHz,which significantly outperforms the previous designs from 1.25 times to 4.8 times.
引用
收藏
页码:224 / 230
页数:7
相关论文
共 50 条
  • [21] Parallel processing architecture of H.264 adaptive deblocking filters附视频
    Hu WEITao LINZhenghui LINDepartment of Electronic EngineeringShanghai Jiao Tong UniversityShanghai China
    Journal of Zhejiang University(Science A:An International Applied Physics & Engineering Journal), 2009, (08) : 1160 - 1168
  • [22] An efficient architecture for adaptive deblocking filter of H.264/AVC video coding
    Sima, M
    Zhou, YH
    Zhang, W
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2004, 50 (01) : 292 - 296
  • [23] High performance adaptive deblocking filter for H.264
    Chu, YC
    Chen, MJ
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2006, E89D (01): : 367 - 371
  • [24] Deeply pipelined DSP solution to deblocking filter for H.264/AVC
    Yang, Zhigang
    Gao, Wen
    Liu, Yan
    Zhao, Debin
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2006, 52 (04) : 1267 - 1274
  • [25] Parallel Processing Architecture for H.264 Deblocking Filter on Multi-core Platforms
    Prasad, Durga P.
    Sonachalam, Sekar
    Kunchamwar, Mangesh K.
    Gunupudi, Nageswara Rao
    IMAGE PROCESSING: ALGORITHMS AND SYSTEMS X AND PARALLEL PROCESSING FOR IMAGING APPLICATIONS II, 2012, 8295
  • [26] A PARALLEL LUMA-CHROMA FILTERING ARCHITECTURE FOR H.264/AVC DEBLOCKING FILTER
    Kefalas, Nikolaos
    Theodoridis, George
    2015 IEEE 5TH INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - BERLIN (ICCE-BERLIN), 2015, : 273 - 276
  • [27] Efficient deblocking filter architecture for H.264 video coders
    Lin, Heng-Yao
    Yang, Jwu-Jin
    Liu, Bin-Da
    Yang, Jar-Ferr
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 2617 - +
  • [28] A High Speed Deblocking Filter Architecture for H.264/AVC
    Zhou, Jinjia
    Zhou, Dajiang
    He, Xun
    Goto, Satoshi
    2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 63 - 66
  • [29] An in-place architecture for the deblocking filter in H.264/AVC
    Cheng, Chao-Chung
    Chang, Tian-Sheuan
    Lee, Kun-Bin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (07) : 530 - 534
  • [30] Architecture design for deblocking filter in H.264/JVT/AVC
    Huang, YW
    Chen, TW
    Hsieh, BY
    Wang, TC
    Chang, TH
    Chen, LG
    2003 INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOL I, PROCEEDINGS, 2003, : 693 - 696