Parallel-pipelined Architecture of H.264 Deblocking Filter with Adaptive Dynamic Power

被引:0
|
作者
韦虎 [1 ]
林涛 [2 ]
机构
[1] Department of Electronic Engineering,Shanghai Jiaotong University
[2] Institute of Very Large Scale Integrated Circuits,Tongji University
基金
美国国家科学基金会;
关键词
deblocking filter; adaptive dynamic power; parallel processing; pipeline; H.264;
D O I
暂无
中图分类号
TN919.81 [图像编码];
学科分类号
0810 ; 081001 ;
摘要
In H.264,the computational complexity and memory access of deblocking filter are variable and depend on the video contents. In this paper,a pipelined VLSI architecture of deblocking filter with adaptive dynamic power is proposed. It avoids redundant computations and memory access by precluding the blocks which can be skipped. And the vertical and horizontal edges are simultaneously processed in an advanced scan order to speed up the decoder. As a result,the dynamic power of the proposed architecture can be reduced (up to about 89%) adaptively for different videos. And the off-chip memory access is improved compared to the previous designs. Moreover,the processing capability of the proposed architecture is very appropriate for real-time deblocking of high-definition television (HDTV,1920× 1080 pixel/frame,30 frame/s video signals) video operation at 38 MHz,which significantly outperforms the previous designs from 1.25 times to 4.8 times.
引用
收藏
页码:224 / 230
页数:7
相关论文
共 50 条
  • [31] A performance optimized architecture of deblocking filter in H.264/AVC
    Min, Kyeong-Yuk
    Chong, Jong-Wha
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (04) : 1038 - 1043
  • [32] Alternative processing order with efficient architecture for adaptive deblocking filter in H.264/AVC
    Chen, CM
    Chen, CH
    Zeng, JP
    Chang, YP
    Tang, JJ
    PROCEEDINGS OF THE FOURTH IASTED INTERNATIONAL CONFERENCE ON COMMUNICATIONS, INTERNET, AND INFORMATION TECHNOLOGY, 2005, : 184 - 187
  • [33] An efficient pipeline architecture for deblocking filter in H.264/AVC
    Chen, Chung-Ming
    Chen, Chung-Ho
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2007, E90D (01): : 99 - 107
  • [34] A Novel Hardware Architecture of Deblocking Filter in H.264/AVC
    Ayadi, Lella Aicha
    Dammak, Taheni
    Loukil, Hassen
    Masmoudi, Nouri
    14TH INTERNATIONAL CONFERENCE ON SCIENCES AND TECHNIQUES OF AUTOMATIC CONTROL & COMPUTER ENGINEERING STA 2013, 2013, : 474 - 479
  • [35] A performance optimized architecture of deblocking filter for H.264/AVC
    CHEN, Zhi-de
    LIAO, Wan-ming
    WANG, Liang-hao
    ZHANG, Ming
    ZHENG, Wei
    Journal of China Universities of Posts and Telecommunications, 2007, 14 (SUPPL. 1): : 84 - 88
  • [36] Configurable VLSI architecture for deblocking filter in H.264/AVC
    Chen, Chung-Ming
    Chen, Chung-Ho
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (08) : 1072 - 1082
  • [37] HARDWARE ARCHITECTURE FOR H.264/AVC DEBLOCKING FILTER ALGORITHM
    Loukil, H.
    Ben Atitallah, A.
    Masmoudi, N.
    2009 6TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS AND DEVICES, VOLS 1 AND 2, 2009, : 683 - +
  • [38] A pipelined hardware implementation of in-loop deblocking filter in H.264/AVC
    Khurana, Gaurav
    Kassim, Ashraf A.
    Chua, Tien Ping
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2006, 52 (02) : 536 - 540
  • [39] High Performance Adaptive Deblocking Filter for H.264/AVC
    Paul, Anand
    IETE TECHNICAL REVIEW, 2013, 30 (02) : 157 - 161
  • [40] A SCALABLE H.264/AVC DEBLOCKING FILTER ARCHITECTURE USING DYNAMIC PARTIAL RECONFIGURATION
    Khraisha, Rakan
    Lee, Jooheung
    2010 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, 2010, : 1566 - 1569