A Complementary Resistive Switch-Based Balanced Ternary Logic

被引:0
|
作者
Peng, Zhijian [1 ]
Liu, Peng [1 ]
Yao, Lian [1 ]
You, Zhiqiang [2 ]
Liu, Bosheng [1 ]
Yi, Yang [3 ]
Wu, Jigang [1 ]
机构
[1] Guangdong Univ Technol, Sch Comp Sci & Technol, Guangzhou, Guangdong, Peoples R China
[2] Hunan Univ, Coll Comp Sci & Elect Engn, Changsha, Peoples R China
[3] Yangzhou Univ, Sch Informat Engn, Yangzhou, Jiangsu, Peoples R China
基金
中国国家自然科学基金;
关键词
Balanced ternary logic; computing-in-memory; memristor; complementary resistive switch; reliability;
D O I
10.1109/ITC-Asia62534.2024.10661338
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Memristors offer advantages in terms of high speed, high integration density, and non-volatility, making them a promising option for efficient logic applications. Recent works have explored the design methodology for ternary logic in memristor-based computing-in-memory (CIM) systems. However, existing methods require a large number of devices and are susceptible to noise interference. To address these issues, this work proposes a reliable in-memory computing paradigm for balanced ternary logic based on complementary resistive switch (CRS), which can be considered as two anti-serially connected memristors. Six balanced ternary logic gates are designed based on the proposed method, which support parallel operations when integrated into the CRS crossbar array. To demonstrate the efficiency of the proposed method, a 1-tri full adder is designed by using the proposed logic gates. The feasibility of the design is verified by Cadence Virtuoso using the Voltage Threshold Adaptive Memristor (VTEAM) model. The Monte Carlo simulation of the full adder verifies the reliability of the proposed method. Compared to existing methods, both the operation steps and area overhead are reduced using the proposed approach.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] Switch-based server-load balancing for enterprises
    Levillain, P
    ALCATEL TELECOMMUNICATIONS REVIEW, 2002, (04): : 298 - 302
  • [42] Implementing synchronous multicasting in switch-based cluster systems
    Feng, P
    Lei, YJ
    Liu, JR
    DCABES 2004, Proceedings, Vols, 1 and 2, 2004, : 149 - 153
  • [43] Dumbbell-type triplex molecular switch-based logic molecular assays of SARS-CoV-2
    Chen, Ting
    Liu, Pengfei
    Wang, Huanxiang
    Su, Yue
    Li, Sheng
    Ma, Shimeng
    Xu, Xuan
    Wen, Jie
    Zou, Zhen
    SENSORS AND ACTUATORS B-CHEMICAL, 2022, 371
  • [44] Switch-based Reconfigurable Photovoltaic Array for Power Maximization
    Chheladiya, Kalpesh C.
    Chavada, Paresh N.
    Thakker, Rajesh A.
    2012 INTERNATIONAL CONFERENCE ON EMERGING ELECTRONICS (ICEE), 2012,
  • [45] Switch-based interconnect architecture for future systems on chip
    Pande, PP
    Grecu, C
    Ivanov, A
    Saleh, R
    VLSI CIRCUITS AND SYSTEMS, 2003, 5117 : 228 - 237
  • [46] COMPLEX NUMBER ARITHMETIC WITH BALANCED TERNARY LOGIC.
    Dao, Tich T.
    Davio, Marc
    Gossart, Colette
    Proceedings of The International Symposium on Multiple-Valued Logic, 1979, : 281 - 289
  • [47] Optimization of amplifier placements in switch-based optical networks
    Zhong, L
    Ramamurthy, B
    2001 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, VOLS 1-10, CONFERENCE RECORD, 2001, : 224 - 228
  • [48] Write Scheme for Multiple Complementary Resistive Switch (CRS) Cells
    Adeyemo, Adedotun
    Mathew, Jimson
    Jabir, Abusaleh
    Pradhan, Dhiraj
    2014 24TH INTERNATIONAL WORKSHOP ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2014,
  • [49] A switch-based fault-tolerant interconnection network
    Tu, HY
    Hawkes, LW
    PARALLEL AND DISTRIBUTED COMPUTING SYSTEMS, PROCEEDINGS, 2003, : 236 - 243
  • [50] Triggered vacuum switch-based fault current limiter
    Shi, Jing
    Zou, Jiyan
    He, Junjia
    IEEE Power Engineering Review, 2001, 21 (01): : 51 - 53