A Complementary Resistive Switch-Based Balanced Ternary Logic

被引:0
|
作者
Peng, Zhijian [1 ]
Liu, Peng [1 ]
Yao, Lian [1 ]
You, Zhiqiang [2 ]
Liu, Bosheng [1 ]
Yi, Yang [3 ]
Wu, Jigang [1 ]
机构
[1] Guangdong Univ Technol, Sch Comp Sci & Technol, Guangzhou, Guangdong, Peoples R China
[2] Hunan Univ, Coll Comp Sci & Elect Engn, Changsha, Peoples R China
[3] Yangzhou Univ, Sch Informat Engn, Yangzhou, Jiangsu, Peoples R China
基金
中国国家自然科学基金;
关键词
Balanced ternary logic; computing-in-memory; memristor; complementary resistive switch; reliability;
D O I
10.1109/ITC-Asia62534.2024.10661338
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Memristors offer advantages in terms of high speed, high integration density, and non-volatility, making them a promising option for efficient logic applications. Recent works have explored the design methodology for ternary logic in memristor-based computing-in-memory (CIM) systems. However, existing methods require a large number of devices and are susceptible to noise interference. To address these issues, this work proposes a reliable in-memory computing paradigm for balanced ternary logic based on complementary resistive switch (CRS), which can be considered as two anti-serially connected memristors. Six balanced ternary logic gates are designed based on the proposed method, which support parallel operations when integrated into the CRS crossbar array. To demonstrate the efficiency of the proposed method, a 1-tri full adder is designed by using the proposed logic gates. The feasibility of the design is verified by Cadence Virtuoso using the Voltage Threshold Adaptive Memristor (VTEAM) model. The Monte Carlo simulation of the full adder verifies the reliability of the proposed method. Compared to existing methods, both the operation steps and area overhead are reduced using the proposed approach.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Sensing with Memristive Complementary Resistive Switch: Modelling and Simulations
    Gupta, Vishal
    Pellegrini, Danilo
    Khandelwal, Saurabh
    Jabir, Abusaleh
    Kvatinsky, Shahar
    Martinelli, Eugenio
    Di Natale, Corrado
    Ottavi, Marco
    2020 33RD IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2020,
  • [32] Implication Logic Circuit Based on a Graphene Oxide Complementary Resistive Switching Device
    Wang, Lu
    Zuo, Ze
    Zhang, Xiafan
    Wen, Dianzhong
    ADVANCED MATERIALS TECHNOLOGIES, 2024, 9 (14):
  • [33] PSpice switch-based versatile memristor model
    Ascoli, Alon
    Tetzlaff, Ronald
    Corinto, Fernando
    Gilli, Marco
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 205 - 208
  • [34] Network planning and tuning in switch-based LANs
    Qiao, WJ
    Ni, LM
    1998 INTERNATIONAL CONFERENCE ON PARALLEL PROCESSING - PROCEEDINGS, 1998, : 287 - 294
  • [35] Access regulation mechanism for switch-based LAN
    Ofek, Yoram
    Yung, Moti
    Computer Networks, 1999, 31 (05): : 505 - 518
  • [36] Efficient multicast on wormhole switch-based NOWP
    Fan, KP
    King, CT
    INTERNATIONAL JOURNAL OF HIGH SPEED COMPUTING, 1997, 9 (04): : 359 - 380
  • [37] Performance evaluation of switch-based wormhole networks
    Ni, LM
    Gui, YD
    Moore, S
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 1997, 8 (05) : 462 - 474
  • [38] Logic offers complementary-switch control
    Chen, YH
    EDN, 2001, 46 (27) : 120 - 120
  • [39] Crossbar Logic Using Bipolar and Complementary Resistive Switches
    Rosezin, R.
    Linn, E.
    Kuegeler, C.
    Bruchhaus, R.
    Waser, R.
    IEEE ELECTRON DEVICE LETTERS, 2011, 32 (06) : 710 - 712
  • [40] Distributed Rate Allocation in Switch-Based Multiparty Videoconference
    D'Aronco, Stefano
    Mena, Sergio
    Frossard, Pascal
    PROCEEDINGS OF THE 7TH INTERNATIONAL CONFERENCE ON MULTIMEDIA SYSTEMS (MMSYS'16), 2016, : 111 - 121