A Complementary Resistive Switch-Based Balanced Ternary Logic

被引:0
|
作者
Peng, Zhijian [1 ]
Liu, Peng [1 ]
Yao, Lian [1 ]
You, Zhiqiang [2 ]
Liu, Bosheng [1 ]
Yi, Yang [3 ]
Wu, Jigang [1 ]
机构
[1] Guangdong Univ Technol, Sch Comp Sci & Technol, Guangzhou, Guangdong, Peoples R China
[2] Hunan Univ, Coll Comp Sci & Elect Engn, Changsha, Peoples R China
[3] Yangzhou Univ, Sch Informat Engn, Yangzhou, Jiangsu, Peoples R China
基金
中国国家自然科学基金;
关键词
Balanced ternary logic; computing-in-memory; memristor; complementary resistive switch; reliability;
D O I
10.1109/ITC-Asia62534.2024.10661338
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Memristors offer advantages in terms of high speed, high integration density, and non-volatility, making them a promising option for efficient logic applications. Recent works have explored the design methodology for ternary logic in memristor-based computing-in-memory (CIM) systems. However, existing methods require a large number of devices and are susceptible to noise interference. To address these issues, this work proposes a reliable in-memory computing paradigm for balanced ternary logic based on complementary resistive switch (CRS), which can be considered as two anti-serially connected memristors. Six balanced ternary logic gates are designed based on the proposed method, which support parallel operations when integrated into the CRS crossbar array. To demonstrate the efficiency of the proposed method, a 1-tri full adder is designed by using the proposed logic gates. The feasibility of the design is verified by Cadence Virtuoso using the Voltage Threshold Adaptive Memristor (VTEAM) model. The Monte Carlo simulation of the full adder verifies the reliability of the proposed method. Compared to existing methods, both the operation steps and area overhead are reduced using the proposed approach.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] Switch-based server load balancing for enterprises
    Levillain, Phillippe
    Alcatel Telecommunications Review, 2003, (03): : 298 - 302
  • [22] Switch-Based High Cardinality Node Detection
    Ullah, Anees
    Reviriego, Pedro
    Akram, Adeel
    Siraj, Malik Najmus
    IEEE EMBEDDED SYSTEMS LETTERS, 2021, 13 (04) : 190 - 193
  • [23] Hydrazone Switch-Based Negative Feedback Loop
    Pramanik, Susnata
    Aprahamian, Ivan
    JOURNAL OF THE AMERICAN CHEMICAL SOCIETY, 2016, 138 (46) : 15142 - 15145
  • [24] Access regulation mechanism for switch-based LAN
    Ofek, Y
    Yung, M
    COMPUTER NETWORKS-THE INTERNATIONAL JOURNAL OF COMPUTER AND TELECOMMUNICATIONS NETWORKING, 1999, 31 (05): : 505 - 518
  • [25] Dynamic load balancing for switch-based networks
    Lee, WY
    Hong, SJ
    Kim, J
    Lee, S
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2003, 63 (03) : 286 - 298
  • [26] PERFORMANCE OF MUSE ON SWITCH-BASED MULTIPROCESSOR MACHINES
    ALI, KAM
    KARLSSON, R
    MUDAMBI, S
    NEW GENERATION COMPUTING, 1992, 11 (01) : 81 - 103
  • [27] Memory array with complementary resistive switch with memristive characteristics
    Patil, Sneha Mohan
    Prabhaharan, S. R. S.
    2015 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2015, : 508 - 513
  • [28] Synthesis of Balanced Ternary Reversible Logic Circuit
    Mondal, Bikromadittya
    Sarkar, Pradyut
    Saha, Pranay Kumar
    Chakraborty, Susanta
    2013 IEEE 43RD INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2013), 2013, : 334 - 339
  • [29] A nonlinear HP-type complementary resistive switch
    Radtke, Paul K.
    Schimansky-Geier, Lutz
    AIP ADVANCES, 2016, 6 (05):
  • [30] An automatic restoration scheme for switch-based networks
    Carlier, Jacques
    Lattmann, Joel
    Lutton, Jean-Luc
    Nace, Dritan
    Thanh Son Pham
    AD HOC NETWORKS, 2019, 89 : 78 - 87