The Effect of BEOL Design Factors on the Thermal Reliability of Flip-Chip Chip-Scale Packaging

被引:0
|
作者
Li, Dejian [1 ,2 ]
Li, Bofu [1 ]
Han, Shunfeng [1 ]
Li, Dameng [1 ]
Yang, Baobin [1 ]
Gong, Baoliang [1 ]
Zhang, Zhangzhang [1 ]
Yu, Chang [3 ]
Chen, Pei [4 ]
机构
[1] Beijing Smart Chip Microelect Technol Co Ltd, Beijing 100089, Peoples R China
[2] Tsinghua Univ, Sch Integrated Circuits, Beijing 100084, Peoples R China
[3] Beijing Univ Technol, Coll Mech & Energy Engn, Beijing 100124, Peoples R China
[4] Beijing Univ Technol, Sch Math Stat & Mech, Beijing 100124, Peoples R China
关键词
chip package interaction; back-end-of-line reliability; flip-chip chip-scale packaging; low-k cracking; thermal stress; MECHANICAL INTEGRITY; NANO-INTERCONNECTS; BACK-END;
D O I
10.3390/mi16020121
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
With the development of high-density integrated chips, low-k dielectric materials are used in the back end of line (BEOL) to reduce signal delay. However, due to the application of fine-pitch packages with high-hardness copper pillars, BEOL is susceptible to chip package interaction (CPI), which leads to reliability issues such as the delamination of interlayer dielectric (ILD) layers. In order to improve package reliability, the effect of CPI at multi-scale needs to be explored in terms of package integration. In this paper, the stress of BEOL in the flip-chip chip-scale packaging (FCCSP) model during thermal cycling is investigated by using the finite-element-based sub-model approach. A three-dimensional (3D) multi-level finite element model is established based on the FCCSP. The wiring layers were treated by the equivalent homogenization method to ensure high prediction accuracy. The stress distribution of the BEOL around the critical bump was analyzed. The cracking risk of the interface layer of the BEOL was assessed by pre-cracking at a dangerous location. In addition, the effects of the epoxy molding compound (EMC) thickness, polyimide (PI) opening, and coefficient of thermal expansion (CTE) of the underfill on cracking were investigated. The simulation results show that the first principal stress of BEOL is higher at high-temperature moments than at low-temperature moments, and mainly concentrated near the PI opening. Compared with the oxide layer, the low-k layer has a higher risk of cracking. A smaller EMC thickness, lower CTE of the underfill, and larger PI opening help to reduce the risk of cracking in the BEOL.
引用
收藏
页数:14
相关论文
共 50 条
  • [1] Flip-chip packaging reliability advances
    Alcoe, David
    Blackwell, Kim
    Laine, Eric
    Advanced Packaging, 2000, 9 (06):
  • [2] Flip-chip packaging interconnect technology and reliability
    He, XL
    53RD ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2003 PROCEEDINGS, 2003, : 748 - 752
  • [3] A novel joint-in-via flip-chip chip-scale package
    Lee, TK
    Zhang, S
    Wong, CC
    Tan, AC
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2006, 29 (01): : 186 - 194
  • [4] A novel joint-in-via, flip-chip chip-scale package
    Lee, TK
    Zhang, S
    Wong, CC
    Tan, AC
    54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, : 1209 - 1215
  • [5] Flip-chip packaging for thermal CMOS anemometers
    Mayer, F
    Paul, O
    Baltes, H
    MEMS 97, PROCEEDINGS - IEEE THE TENTH ANNUAL INTERNATIONAL WORKSHOP ON MICRO ELECTRO MECHANICAL SYSTEMS: AN INVESTIGATION OF MICRO STRUCTURES, SENSORS, ACTUATORS, MACHINES AND ROBOTS, 1997, : 203 - 208
  • [6] Wafer level packaging of a tape flip-chip chip scale packages
    Hotchkiss, G
    Amador, G
    Edwards, D
    Hundt, P
    Stark, L
    Stierman, R
    Heinen, G
    MICROELECTRONICS RELIABILITY, 2001, 41 (05) : 705 - 713
  • [7] Several reliability related issues for flip-chip packaging
    Liu, S
    Wang, JJ
    Qian, ZF
    1998 5TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY PROCEEDINGS, 1998, : 542 - 545
  • [8] Flip chip micropallet technology - A chip-scale chip
    Goetz, M
    1998 INTERNATIONAL CONFERENCE ON MULTICHIP MODULES AND HIGH DENSITY PACKAGING, PROCEEDINGS, 1998, : 526 - 530
  • [9] Assembly and reliability of "large die" flip-chip chip scale packages
    Gaffney, K
    Erich, R
    2001 HD INTERNATIONAL CONFERENCE ON HIGH-DENSITY INTERCONNECT AND SYSTEMS PACKAGING, PROCEEDINGS, 2001, 4428 : 137 - 142
  • [10] Reliability of microbolometer thermal imager sensors using chip-scale packaging
    Elssner, Michael
    Vogt, Holger
    EUROSENSORS 2015, 2015, 120 : 1191 - 1196