The Effect of BEOL Design Factors on the Thermal Reliability of Flip-Chip Chip-Scale Packaging

被引:0
|
作者
Li, Dejian [1 ,2 ]
Li, Bofu [1 ]
Han, Shunfeng [1 ]
Li, Dameng [1 ]
Yang, Baobin [1 ]
Gong, Baoliang [1 ]
Zhang, Zhangzhang [1 ]
Yu, Chang [3 ]
Chen, Pei [4 ]
机构
[1] Beijing Smart Chip Microelect Technol Co Ltd, Beijing 100089, Peoples R China
[2] Tsinghua Univ, Sch Integrated Circuits, Beijing 100084, Peoples R China
[3] Beijing Univ Technol, Coll Mech & Energy Engn, Beijing 100124, Peoples R China
[4] Beijing Univ Technol, Sch Math Stat & Mech, Beijing 100124, Peoples R China
关键词
chip package interaction; back-end-of-line reliability; flip-chip chip-scale packaging; low-k cracking; thermal stress; MECHANICAL INTEGRITY; NANO-INTERCONNECTS; BACK-END;
D O I
10.3390/mi16020121
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
With the development of high-density integrated chips, low-k dielectric materials are used in the back end of line (BEOL) to reduce signal delay. However, due to the application of fine-pitch packages with high-hardness copper pillars, BEOL is susceptible to chip package interaction (CPI), which leads to reliability issues such as the delamination of interlayer dielectric (ILD) layers. In order to improve package reliability, the effect of CPI at multi-scale needs to be explored in terms of package integration. In this paper, the stress of BEOL in the flip-chip chip-scale packaging (FCCSP) model during thermal cycling is investigated by using the finite-element-based sub-model approach. A three-dimensional (3D) multi-level finite element model is established based on the FCCSP. The wiring layers were treated by the equivalent homogenization method to ensure high prediction accuracy. The stress distribution of the BEOL around the critical bump was analyzed. The cracking risk of the interface layer of the BEOL was assessed by pre-cracking at a dangerous location. In addition, the effects of the epoxy molding compound (EMC) thickness, polyimide (PI) opening, and coefficient of thermal expansion (CTE) of the underfill on cracking were investigated. The simulation results show that the first principal stress of BEOL is higher at high-temperature moments than at low-temperature moments, and mainly concentrated near the PI opening. Compared with the oxide layer, the low-k layer has a higher risk of cracking. A smaller EMC thickness, lower CTE of the underfill, and larger PI opening help to reduce the risk of cracking in the BEOL.
引用
收藏
页数:14
相关论文
共 50 条
  • [21] Flip-chip packaging for smart MEMS
    Mayer, F
    Ofner, G
    Koll, A
    Paul, O
    Baltes, H
    SMART STRUCTURES AND MATERIALS 1998: SMART ELECTRONICS AND MEMS, 1998, 3328 : 183 - 193
  • [22] Assembly chip-scale packaging
    Young, James L.
    Advanced Packaging, 1996, 5 (01):
  • [23] Chip-scale packaging primer
    Malatesta, James
    Bauer, Ron
    Printed Circuit Design, 2000, 17 (03):
  • [24] Reliability Analysis of Flip-Chip Packaging GaN Chip with Nano-Silver Solder BUMP
    Yan, Lei
    Liu, Peisheng
    Xu, Pengpeng
    Tan, Lipeng
    Zhang, Zhao
    MICROMACHINES, 2023, 14 (06)
  • [25] A study on the solder joint reliability of the optoelectronic packaging with flip-chip bonding
    Moon, JT
    Lee, SH
    Joo, GC
    Song, MK
    Kim, HM
    Pyun, KE
    Park, HM
    DESIGN & RELIABILITY OF SOLDERS AND SOLDER INTERCONNECTIONS, 1997, : 385 - 391
  • [26] Experimental and Numerical Investigations on Solder Reliability for Flip-Chip BGA Packaging
    Chen, Ching-, I
    Lee, Cheng-Chung
    Ni, Ching-Yu
    IEEE/SOLI'2008: PROCEEDINGS OF 2008 IEEE INTERNATIONAL CONFERENCE ON SERVICE OPERATIONS AND LOGISTICS, AND INFORMATICS, VOLS 1 AND 2, 2008, : 2756 - +
  • [28] The beneficial effect of underfilling on the reliability of flip-chip joints
    Roesner, B
    PEP '97 : THE FIRST IEEE INTERNATIONAL SYMPOSIUM ON POLYMERIC ELECTRONICS PACKAGING - PROCEEDINGS, 1997, : 326 - 330
  • [29] Beneficial effect of underfilling on the reliability of flip-chip joints
    Roesner, Bela
    Soldering and Surface Mount Technology, 1998, (29): : 14 - 18
  • [30] The beneficial effect of underfilling on the reliability of flip-chip joints
    Roesner, B
    SOLDERING & SURFACE MOUNT TECHNOLOGY, 1998, 10 (02) : 14 - +