A novel joint-in-via, flip-chip chip-scale package

被引:3
|
作者
Lee, TK
Zhang, S
Wong, CC
Tan, AC
机构
关键词
D O I
10.1109/ECTC.2004.1319065
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
It is believed that the slower-than-expected adoption of flip-chip (FC) packages is due to the lagging advancement in substrate designs and technologies with front-end processes. This lag has also resulted in the need for a costly redistribution layer (RDL), which fans out the die pads to meet the substrate design rule. This paper reviews the photographic metallization limitation of organic substrates and proposes an innovative joint-in-via architecture using existing substrate technologies to improve the pad pitch resolutions. The joint-in-via architecture consolidates the landing pads, the micro-vias, and the flip-chip joint into one common element, thereby saving valuable substrate real estate for high-density routing. It has been successfully conceptualized on a flex laminate at a pad pitch of 70 mum and a receiving pad size of 50 mum, potentially enabling the removal of the RDL layer for packaging. Robustness in flip-chip assembly is improved by the joint-in-via architecture because it prevents solder bridging and allows the use of existing packaging infrastructure. A new flip-chip, chip-scale package (FC-CSP) has evolved with the implementation of the joint-in-via architecture. With material optimization, the FC-CSP passes standard reliability tests, further demonstrating the robustness of the joint-in-via technology.
引用
收藏
页码:1209 / 1215
页数:7
相关论文
共 50 条
  • [1] A novel joint-in-via flip-chip chip-scale package
    Lee, TK
    Zhang, S
    Wong, CC
    Tan, AC
    [J]. IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2006, 29 (01): : 186 - 194
  • [2] A novel joint-in-via flip-chip chip-scale package (vol 29, pg 186, 2006)
    Lee, TK
    Zhang, S
    Wong, CC
    Tan, AC
    [J]. IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2006, 29 (02): : 372 - 372
  • [3] Finite Element Analysis of Copper Pillar Interconnect Stress of Flip-chip Chip-Scale Package
    Afripin, Amirul
    Carpenter, Burt
    Hauck, Torsten
    [J]. 2021 22ND INTERNATIONAL CONFERENCE ON THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS (EUROSIME), 2021,
  • [4] Fine pitch Au-SnAgCu joint-in-via flip-chip packaging
    Lee, Teck Kheng
    Zhang, Sam
    Wong, C. C.
    Tan, A. C.
    [J]. 2007 9TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2007, : 1 - 7
  • [5] Fluxless flip chip bonding with joint-in-via architecture
    Lee, TK
    Zhang, S
    Wong, CC
    Tan, AC
    [J]. THIN SOLID FILMS, 2006, 504 (1-2) : 436 - 440
  • [6] Flip chip micropallet technology - A chip-scale chip
    Goetz, M
    [J]. 1998 INTERNATIONAL CONFERENCE ON MULTICHIP MODULES AND HIGH DENSITY PACKAGING, PROCEEDINGS, 1998, : 526 - 530
  • [7] Reliability study of the laminate-based flip-chip chip scale package
    Matsuda, Y
    Takai, T
    Okada, Y
    Lall, P
    Koehler, C
    Tessler, T
    Olsen, D
    [J]. 2ND 1998 IEMT/IMC SYMPOSIUM, 1998, : 40 - 44
  • [8] JACS-Pak™ flip-chip Chip Scale Package development and characterization
    Lindsey, SE
    Aday, J
    Blood, B
    Guo, YF
    Hemann, B
    Kellar, J
    Koehler, C
    Liu, J
    Sarihan, V
    Tessier, T
    Thompson, L
    Yeung, B
    [J]. 48TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1998 PROCEEDINGS, 1998, : 511 - 517
  • [9] Fluxonium qubits in a flip-chip package
    Somoroff, Aaron
    Truitt, Patrick
    Weis, Adam
    Bernhardt, Jacob
    Yohannes, Daniel
    Walter, Jason
    Kalashnikov, Konstantin
    Renzullo, Mario
    Mencia, Raymond A.
    Vavilov, Maxim G.
    Manucharyan, Vladimir E.
    Vernik, Igor V.
    Mukhanov, Oleg A.
    [J]. PHYSICAL REVIEW APPLIED, 2024, 21 (02)
  • [10] Flip-chip and chip-scale I/O density requirements and printed wiring board capabilities
    Guinn, KV
    Frye, RC
    [J]. 47TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 1997 PROCEEDINGS, 1997, : 649 - 655