A Low-Cost and Triple-Node-Upset Self-Recoverable Latch Design With Low Soft Error Rate

被引:0
|
作者
Hao, Licai [1 ,2 ]
Tian, Lang [1 ,2 ]
Wang, Hao [1 ,2 ]
Zhao, Shiyu [1 ,2 ]
Zhao, Qiang [1 ,2 ]
Peng, Chunyu [1 ,2 ]
Dai, Chenghu [1 ,2 ]
Lin, Zhitin [1 ,2 ]
Wu, Xiulong [1 ,2 ]
机构
[1] Anhui Univ, Sch Integrated Circuits, Hefei 230601, Peoples R China
[2] Anhui Univ, Anhui Prov High Performance Integrated Circuit Eng, Hefei 230601, Peoples R China
基金
中国国家自然科学基金;
关键词
Polarity design; radiation-hardened latch; soft error rate (SER); triple node upset; HIGH-PERFORMANCE; LOW-POWER; ROBUST; SRAM;
D O I
10.1109/TVLSI.2025.3528199
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With the decrease in feature size of transistors, latches are more sensitive to single-event multiple node upset (MNU), including double node upset (DNU) and triple node upset (TNU). However, the reported TNU self-recoverable (TNUR) latches are facing problems with large areas and power consumption. Based on the polarity design, this article proposes a low-cost TNUR latch (LCTRL) with a low soft error rate (SER) in 28-nm CMOS technology. The proposed LCTRL mainly consists of four interlocked modules and a clock-gated inverter. Compared with the state-of-the-art TNUR latches, including LCTNURL, IHTRL, FATNU, and TRLW, the power consumption, D-Q delay, CLK-to-Q delay, area, and the power-delay-area product (PDAP) of the proposed LCTRL are reduced by 55.09%, 38.64%, 42.93%, 44.65%, and 83.50%, respectively. Due to the polarity design, the SER of the proposed LCTRL is the smallest among compared latches, which suggests that the proposed LCTRL is suitable for use in radiation environments.
引用
收藏
页数:10
相关论文
共 50 条
  • [31] Design of Triple-Node-Upset Self-Recovery Latch in 32nm CMOS Technology
    Huang Z.-F.
    Pan S.-J.
    Cao J.-F.
    Song T.
    Ouyang Y.-M.
    Liang H.-G.
    Ni T.-M.
    Lu Y.-C.
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2021, 49 (02): : 394 - 400
  • [32] Single-Event Quadruple-Upset Self-Recoverable Latch Design
    Huang Z.
    Guo Y.
    Li X.
    Xu Q.
    Song T.
    Qi H.
    Ouyang Y.
    Ni T.
    Ni, Tianming (timmyni126@126.com), 1600, Institute of Computing Technology (33): : 632 - 639
  • [33] HLDTL: High-performance, low-cost, and double node upset tolerant latch design
    Yan, Aibin
    Huang, Zhengfeng
    Yi, Maoxiang
    Cui, Jie
    Liang, Huaguo
    2017 IEEE 35TH VLSI TEST SYMPOSIUM (VTS), 2017,
  • [34] A New Scheme of the Low-Cost Multiple-Node-Upset-Tolerant Latch
    Cui, Xiaole
    Zhang, Qixue
    Cui, Xiaoxin
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2022, 22 (01) : 50 - 58
  • [35] A novel high-speed single-event-upset self-recoverable latch design
    Liu Zhongyang
    Zhang Haineng
    Yang Xu
    Zhang Zhengxuan
    Hu Zhiyuan
    Bi Dawei
    CHINESE SPACE SCIENCE AND TECHNOLOGY, 2022, 42 (06) : 140 - 148
  • [36] Overhead Optimized and Quadruple-Node-Upset Self-Recoverable Latch Design Based on Looped C-Element Matrix
    Huang, Zhengfeng
    Ma, Dongxing
    Ji, Runwu
    Liang, Huaguo
    Yan, Aibin
    Song, Tai
    Ni, Tianming
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 2023, 59 (06) : 9357 - 9367
  • [37] A Low Power-Consumption Triple-Node-Upset-Tolerant Latch Design
    Lu, Yingchun
    Hu, Guangzhen
    Wang, Jianan
    Wang, Hao
    Yao, Liang
    Liang, Huaguo
    Yi, Maoxiang
    Huang, Zhengfeng
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2022, 38 (01): : 63 - 76
  • [38] A Low Power-Consumption Triple-Node-Upset-Tolerant Latch Design
    Yingchun Lu
    Guangzhen Hu
    Jianan Wang
    Hao Wang
    Liang Yao
    Huaguo Liang
    Maoxiang Yi
    Zhengfeng Huang
    Journal of Electronic Testing, 2022, 38 : 63 - 76
  • [39] DIRT latch: A novel low cost double node upset tolerant latch
    Eftaxiopoulos, Nikolaos
    Axelos, Nicholas
    Pekmestzi, Kiamal
    MICROELECTRONICS RELIABILITY, 2017, 68 : 57 - 68
  • [40] Low-cost single event double-upset tolerant latch design
    Jiang, Jianwei
    Xu, Yiran
    Ren, Jiangchuan
    Zhu, Wenyi
    Lin, Dianpeng
    Xiao, Jun
    Kong, Weiran
    Zou, Shichang
    ELECTRONICS LETTERS, 2018, 54 (09) : 554 - 555