A Low-Cost and Triple-Node-Upset Self-Recoverable Latch Design With Low Soft Error Rate

被引:0
|
作者
Hao, Licai [1 ,2 ]
Tian, Lang [1 ,2 ]
Wang, Hao [1 ,2 ]
Zhao, Shiyu [1 ,2 ]
Zhao, Qiang [1 ,2 ]
Peng, Chunyu [1 ,2 ]
Dai, Chenghu [1 ,2 ]
Lin, Zhitin [1 ,2 ]
Wu, Xiulong [1 ,2 ]
机构
[1] Anhui Univ, Sch Integrated Circuits, Hefei 230601, Peoples R China
[2] Anhui Univ, Anhui Prov High Performance Integrated Circuit Eng, Hefei 230601, Peoples R China
基金
中国国家自然科学基金;
关键词
Polarity design; radiation-hardened latch; soft error rate (SER); triple node upset; HIGH-PERFORMANCE; LOW-POWER; ROBUST; SRAM;
D O I
10.1109/TVLSI.2025.3528199
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With the decrease in feature size of transistors, latches are more sensitive to single-event multiple node upset (MNU), including double node upset (DNU) and triple node upset (TNU). However, the reported TNU self-recoverable (TNUR) latches are facing problems with large areas and power consumption. Based on the polarity design, this article proposes a low-cost TNUR latch (LCTRL) with a low soft error rate (SER) in 28-nm CMOS technology. The proposed LCTRL mainly consists of four interlocked modules and a clock-gated inverter. Compared with the state-of-the-art TNUR latches, including LCTNURL, IHTRL, FATNU, and TRLW, the power consumption, D-Q delay, CLK-to-Q delay, area, and the power-delay-area product (PDAP) of the proposed LCTRL are reduced by 55.09%, 38.64%, 42.93%, 44.65%, and 83.50%, respectively. Due to the polarity design, the SER of the proposed LCTRL is the smallest among compared latches, which suggests that the proposed LCTRL is suitable for use in radiation environments.
引用
收藏
页数:10
相关论文
共 50 条
  • [21] Design of a Low-area and Low-delay Triple-Node-Upset Tolerant Latch
    Yan A.
    Shen Z.
    Cui J.
    Huang Z.
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2023, 45 (09): : 3272 - 3283
  • [22] A triple-node-upset self-recoverable design based on Schmitt-triggers and C-elements
    Xu, Hui
    Liu, Chaoming
    Ma, Ruijun
    Liang, Huaguo
    Huang, Zhengfeng
    Zhou, Jing
    Zhu, Shuo
    MICROELECTRONICS RELIABILITY, 2023, 144
  • [23] LC-TSL: A low-cost triple-node-upset self-recovery latch design based on heterogeneous elements for 22 nm CMOS
    Huang, Zhengfeng
    Pan, Shangjie
    Wang, Hao
    Liang, Huaguo
    Ni, Tianming
    MICROELECTRONICS JOURNAL, 2021, 117
  • [24] A novel self-recoverable and triple nodes upset resilience DICE latch
    Lin, Dianpeng
    Xu, Yiran
    Li, Xiaoyun
    Xie, Xin
    Jiang, Jianwei
    Ren, Jiangchuan
    Zhu, Huilong
    Zhang, Zhengxuan
    Zou, Shichang
    IEICE ELECTRONICS EXPRESS, 2018, 15 (19):
  • [25] ICLTR: A Input-split Inverters and C-elements based Low-Cost Latch with Triple-Node-Upset Recovery
    Zhang, Jiajia
    Li, Zhenmin
    Shan, Gaoyang
    Song, Jie
    Guo, Xing
    Wen, Xiaoqing
    8TH INTERNATIONAL TEST CONFERENCE IN ASIA, ITC-ASIA 2024, 2024,
  • [26] Double-Node-Upset Self-Recoverable Latch Design for Wide Voltage Range Application
    Bai, Yuxin
    Chen, Xin
    Zhou, Xinjie
    Yin, Yanan
    Zhang, Ying
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (03) : 1411 - 1415
  • [27] Design of self-recovering low-cost multiple-node-upset-tolerant latch
    Li, Hongchen
    Zhao, Xiaofeng
    Li, Jie
    INTEGRATION-THE VLSI JOURNAL, 2025, 101
  • [28] Radiation-hardened latch design with triple-node-upset recoverability
    Paparsenos, Evangelos
    Tsiatouhas, Yiorgos
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 187
  • [29] Low-Cost and Highly Robust Quadruple Node Upset Tolerant Latch Design
    Hao, Licai
    Wang, Yaling
    Liu, Yunlong
    Zhao, Shiyu
    Zhang, Xinyi
    Li, Yang
    Lu, Wenjuan
    Peng, Chunyu
    Zhao, Qiang
    Zhou, Yongliang
    Dai, Chenghu
    Lin, Zhiting
    Wu, Xiulong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024, 32 (05) : 883 - 896
  • [30] Novel low cost and DNU online self-recoverable RHBD latch design for nanoscale CMOS
    He, Qian
    Yan, Aibin
    Lai, Chaoping
    Zhang, Yinlei
    Liu, Chunming
    Chen, Zhile
    Wu, Zhen
    Cui, Jie
    Liang, Huaguo
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,