Automated Matching Placement Generation in Analog Circuits

被引:0
|
作者
Chen, Yanning [1 ]
Zhao, Dongyan [1 ]
Liu, Fang [1 ]
Zhao, Yang [1 ]
Fu, Zhen [1 ]
Shao, Yali [1 ]
Zhang, Dong [1 ]
Pan, Yucheng [2 ]
Meng, Xiangyu [2 ]
机构
[1] Beijing Smart Chip Microelect Technol Co Ltd, State Grid Key Lab Power Ind Chip Reliabil Technol, Beijing, Peoples R China
[2] Sun Yat Sen Univ, Sch Elect & Informat Technol, Guangzhou, Peoples R China
关键词
Analog circuit; matching device; optimization; placement; EDA; MOSFETs;
D O I
10.5573/JSTS.2025.25.1.71
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The layout of matching devices is crucial in analog circuit design as it impacts matching, parasitic effects, and performance. Common-centroid layout, a popular method, minimizes mismatches but designing an efficient algorithm is challenging. This paper introduces a comprehensive automated matching placement algorithm for analog circuits, optimizing both common-centroid requirements and device positions to enhance accuracy and minimize area. Under the premise of minimizing performance degradation, we implemented a fully automated process from netlist to final design, demonstrating effective matching placement for transistor arrays in differential pairs and current mirrors, significantly reducing layout area and parasitic effects.
引用
收藏
页码:71 / 81
页数:11
相关论文
共 50 条
  • [1] Automated Transient Input Stimuli Generation for Analog Circuits
    Ahmadyan, Seyed Nematollah
    Vasudevan, Shobha
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (05) : 858 - 871
  • [2] Automated test pattern generation for analog integrated circuits
    Verhaegen, W
    VanderPlas, G
    Gielen, G
    15TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1997, : 296 - 301
  • [3] Comprehensive Generation of Hierarchical Placement Rules for Analog Integrated Circuits
    Eick, Michael
    Strasser, Martin
    Lu, Kun
    Schlichtmann, Ulf
    Graeb, Helmut E.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (02) : 180 - 193
  • [4] Symbolic Matching and Constraint Generation for Systematic Comparison of Analog Circuits
    Ferent, Cristian
    Doboli, Alex
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (04) : 616 - 629
  • [5] A tool for automated analog CMOS layout module generation and placement
    Khademsameni, P
    Syrzycki, M
    IEEE CCEC 2002: CANADIAN CONFERENCE ON ELECTRCIAL AND COMPUTER ENGINEERING, VOLS 1-3, CONFERENCE PROCEEDINGS, 2002, : 416 - 421
  • [6] A Novel Automatic Placement Generation Tool for Current Mirror in Analog Circuits
    Wang, Yuejiao
    Wang, Lining
    Lan, Bijian
    Wan, Jing
    2024 INTERNATIONAL SYMPOSIUM OF ELECTRONICS DESIGN AUTOMATION, ISEDA 2024, 2024, : 106 - 111
  • [7] Automated placement of analog integrated circuits using priority-based constructive heuristic
    Grus, Josef
    Hanzalek, Zdenek
    COMPUTERS & OPERATIONS RESEARCH, 2024, 167
  • [8] Schematic driven module generation for analog circuits with performance optimization and matching considerations
    Naiknaware, R
    Fiez, T
    IEEE 1998 CUSTOM INTEGRATED CIRCUITS CONFERENCE - PROCEEDINGS, 1998, : 481 - 484
  • [9] Automated Model Generation Including Variations for Formal Verification of Nonlinear Analog Circuits
    Rechmal-Lesse, Malgorzata
    Koroa, Gerald Alexander
    Adhisantoso, Yeremia Gunawan
    Olbrich, Markus
    2020 18TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS'20), 2020, : 66 - 69
  • [10] Automated Generation of Hybrid System Models for Reachability Analysis of Nonlinear Analog Circuits
    Lee, Hyun-Sek Lukas
    Althoff, Matthias
    Hoelldampf, Stefan
    Olbrich, Markus
    Barke, Erich
    2015 20TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2015, : 725 - 730