An efficient design methodology for a tri-state multiplier circuit in carbon nanotube technology

被引:0
|
作者
Ul Haq, Shams [1 ]
Orouji, Maedeh [2 ]
Khurshid, Tabassum [3 ]
Abbasian, Erfan [2 ]
机构
[1] Jamia Millia Islamia, Dept Elect & Commun Engn, New Delhi 110025, India
[2] Babol Noshirvani Univ Technol, Dept Elect & Comp Engn, Babol 4714871167, Iran
[3] Shri Mata Vaishno Devi Univ, Sch Elect & Commun Engn, Katra 182320, India
关键词
carbon nanotube field-effect transistor (CNTFET); multiple-valued logic (MVL); ternary multiplier (TMUL); circuit design methodology; TERNARY; ADDER;
D O I
10.1088/1402-4896/ad9646
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
This study delves into the computational aspects of ternary logic and the use of carbon nanotube fi eld- effect transistors ( CNTFETs ) to develop an energy-efficient and robust ternary multiplier ( TMUL ) . Leveraging the exceptional qualities of CNTFETs, such as balanced electron and hole mobility and easy modulation of threshold voltage, the research aims to achieve the desired designs. An innovative design method is employed, recommending a reduced count of logic gates for achieving necessary logic levels. These gates are then utilized to manage the activation and deactivation of the primary transistors within the TMUL cell to convey the intended logics to the outputs. Moreover, the suggested design is focused on a single-V-DD, enhancing compatibility with the goals of a multi-valued logic platform. The proposed circuit is validated using Synopsis HSPICE simulator and Stanford's standard 32-nm CNTFET model fi le. Comparative analysis with existing TMUL designs demonstrates a 25.43% decrease in average power consumption, a 42.24% reduction in power-delay product ( PDP ) , and a 24.69% decrease in energy-delay product ( EDP ) . The design undergoes thorough simulations under various conditions including load variations and process, voltage, and temperature ( PVT ) fl uctuations to confirm its reliability and robustness.
引用
收藏
页数:16
相关论文
共 50 条
  • [31] Efficient Methodology for Testable Reversible Sequential Circuit Design
    Banik, Debajyoty
    PROCEEDINGS OF THE FIRST IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, INTELLIGENT CONTROL AND ENERGY SYSTEMS (ICPEICES 2016), 2016,
  • [32] Utilizing manufacturing variations to design a tri-state flip-flop PUF for IoT security applications
    Sajid Khan
    Ambika Prasad Shah
    Shailesh Singh Chouhan
    Sudha Rani
    Neha Gupta
    Jai Gopal Pandey
    Santosh Kumar Vishvakarma
    Analog Integrated Circuits and Signal Processing, 2020, 103 : 477 - 492
  • [33] Carbon nanotube technology for solid state and vacuum electronics
    Teo, KBK
    Lacerda, RG
    Yang, MH
    Teh, AS
    Robinson, LAW
    Dalal, SH
    Rupesinghe, NL
    Chhowalla, M
    Lee, SB
    Jefferson, DA
    Hasko, DG
    Amaratunga, GAJ
    Milne, WL
    Legagneux, P
    Gangloff, L
    Minoux, E
    Schnell, JP
    Pribat, D
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2004, 151 (05): : 443 - 451
  • [34] Utilizing manufacturing variations to design a tri-state flip-flop PUF for IoT security applications
    Khan, Sajid
    Shah, Ambika Prasad
    Chouhan, Shailesh Singh
    Rani, Sudha
    Gupta, Neha
    Pandey, Jai Gopal
    Vishvakarma, Santosh Kumar
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 103 (03) : 477 - 492
  • [35] Carbon nanotube circuit design choices in the presence of metallic tubes
    Ashraf, Rehman
    Chrzanowska-Jeske, Malgorzata
    Narendra, Siva G.
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 177 - 180
  • [38] Special section on solid-state circuit design - Architecture, circuit, device and design methodology
    Yamamura, T., 1600, Institute of Electronics, Information and Communication, Engineers, IEICE (E97-C):
  • [39] Special section on solid-state circuit design - Architecture, circuit, device and design methodology
    Yoshimoto, M., 1600, Institute of Electronics, Information and Communication, Engineers, IEICE (E96-C):
  • [40] Low energy and area efficient quaternary multiplier with carbon nanotube field effect transistors
    Rahmati, Saeed
    Farshidi, Ebrahim
    Ganji, Jabbar
    ETRI JOURNAL, 2021, 43 (04) : 717 - 727