An efficient design methodology for a tri-state multiplier circuit in carbon nanotube technology

被引:0
|
作者
Ul Haq, Shams [1 ]
Orouji, Maedeh [2 ]
Khurshid, Tabassum [3 ]
Abbasian, Erfan [2 ]
机构
[1] Jamia Millia Islamia, Dept Elect & Commun Engn, New Delhi 110025, India
[2] Babol Noshirvani Univ Technol, Dept Elect & Comp Engn, Babol 4714871167, Iran
[3] Shri Mata Vaishno Devi Univ, Sch Elect & Commun Engn, Katra 182320, India
关键词
carbon nanotube field-effect transistor (CNTFET); multiple-valued logic (MVL); ternary multiplier (TMUL); circuit design methodology; TERNARY; ADDER;
D O I
10.1088/1402-4896/ad9646
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
This study delves into the computational aspects of ternary logic and the use of carbon nanotube fi eld- effect transistors ( CNTFETs ) to develop an energy-efficient and robust ternary multiplier ( TMUL ) . Leveraging the exceptional qualities of CNTFETs, such as balanced electron and hole mobility and easy modulation of threshold voltage, the research aims to achieve the desired designs. An innovative design method is employed, recommending a reduced count of logic gates for achieving necessary logic levels. These gates are then utilized to manage the activation and deactivation of the primary transistors within the TMUL cell to convey the intended logics to the outputs. Moreover, the suggested design is focused on a single-V-DD, enhancing compatibility with the goals of a multi-valued logic platform. The proposed circuit is validated using Synopsis HSPICE simulator and Stanford's standard 32-nm CNTFET model fi le. Comparative analysis with existing TMUL designs demonstrates a 25.43% decrease in average power consumption, a 42.24% reduction in power-delay product ( PDP ) , and a 24.69% decrease in energy-delay product ( EDP ) . The design undergoes thorough simulations under various conditions including load variations and process, voltage, and temperature ( PVT ) fl uctuations to confirm its reliability and robustness.
引用
收藏
页数:16
相关论文
共 50 条
  • [21] Low Power Flip-Flop Design Using Tri-State Inverter Logic
    Indira, P.
    Kamaraju, M.
    JOURNAL OF LOW POWER ELECTRONICS, 2019, 15 (01) : 19 - 26
  • [22] Low Power D-latch design using MCML Tri-state Buffers
    Radhika
    Pandey, Neeta
    Gupta, Kirti
    Gupta, Maneesha
    2014 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2014, : 531 - 534
  • [23] Technology and Performance: Carbon Nanotube (CNT) Field Effect Transistor (FET) in VLSI Circuit Design
    Farhana, Soheli
    Noordin, Mohd Fauzan
    2016 IEEE 7TH ANNUAL UBIQUITOUS COMPUTING, ELECTRONICS MOBILE COMMUNICATION CONFERENCE (UEMCON), 2016,
  • [24] LOW POWER TRI-STATE REGISTER FILES DESIGN FOR MODERN OUT-OF-ORDER PROCESSORS
    Gong, Na
    Tang, Geng
    Wang, Jinhui
    Sridhar, Ramalingam
    2011 IEEE INTERNATIONAL SOC CONFERENCE (SOCC), 2011, : 323 - 328
  • [25] Circuit Design for Carbon Nanotube Field Effect Transistors
    Nan, Haiqing
    Wang, Wei
    Choi, Ken
    2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, : 351 - 354
  • [26] Design methodology for fluidized bed carbon nanotube synthesis
    Bandsode, Annasaheb K.
    Sathiyamoorthy, Shivakumar
    Shete, Kunal A.
    Ramadurai, Krishna
    NANOMATERIALS AND ENERGY, 2012, 1 (03) : 180 - 190
  • [27] Design of Energy Efficient Voltage Multiplier Circuit for RF Energy Harvesting
    Rajawat, Asmita
    Singhal, P. K.
    ADVANCES IN SMART GRID AND RENEWABLE ENERGY, 2018, 435 : 583 - 592
  • [28] Design and implementation of an improved tri-state boost converter with optimal Type-III controller
    Rana N.
    Ghosh A.
    Banerjee S.
    International Journal of Power Electronics, 2019, 10 (03) : 236 - 265
  • [29] Carbon nanotube integrated circuit technology: purification, assembly and integration
    Cui, Jianlei
    Wei, Fengqi
    Mei, Xuesong
    INTERNATIONAL JOURNAL OF EXTREME MANUFACTURING, 2024, 6 (03)
  • [30] Carbon nanotube integrated circuit technology:purification, assembly and integration
    Jianlei Cui
    Fengqi Wei
    Xuesong Mei
    International Journal of Extreme Manufacturing, 2024, 6 (03) : 124 - 143