Carbon nanotube circuit design choices in the presence of metallic tubes

被引:10
|
作者
Ashraf, Rehman [1 ]
Chrzanowska-Jeske, Malgorzata [1 ]
Narendra, Siva G. [1 ]
机构
[1] Portland State Univ, Dept Elect & Comp Engn, Portland, OR 97207 USA
关键词
D O I
10.1109/ISCAS.2008.4541383
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Carbon Nanotube FET (CNT-FET) is a promising candidate for the construction of future integrated circuits. However the presence of metallic tubes negatively affects delay, leakage power, and yield of such circuits. In this paper we compare four different CNT-FET configurations - Shared Tube, Parallel Tubes, Transistor Stacking, and Tube Stacking. In the presence of 10% metallic tubes, stacking configurations have potential to as much as double the yield for 4.14AX delay penalty under iso-input capacitance and 3-7X lower leakage power compared to the non-stacked configurations. Analytical model and Monte Carlo simulation results for various logic gate sizes clearly indicate that an architecture that utilizes an appropriate combination of all four configurations is required to enable a better trade-off between delay, leakage power, and yield in the presence of metallic tubes.
引用
收藏
页码:177 / 180
页数:4
相关论文
共 50 条
  • [1] Circuit-level Modeling and detection of metallic carbon nanotube defects in carbon nanotube FETs
    Hashempour, Hamidreza
    Lombardi, Fabrizio
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 841 - 846
  • [2] Efficient Carbon Nanotube Galois Field Circuit Design
    Keshavarziana, Peiman
    Navi, Keivan
    IEICE ELECTRONICS EXPRESS, 2009, 6 (09): : 546 - 552
  • [3] Circuit Design for Carbon Nanotube Field Effect Transistors
    Nan, Haiqing
    Wang, Wei
    Choi, Ken
    2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, : 351 - 354
  • [4] Carbon Nanotube SRAM Design With Metallic CNT or Removed Metallic CNT Tolerant Approaches
    Zhang, Zhe
    Delgado-Frias, Jose G.
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2012, 11 (04) : 788 - 798
  • [5] Latency Analysis of Metallic Single Walled Carbon Nanotube (SWCNT) in circuit interconnections for VLSI
    Mahanta, Protap Kumar
    Rocky, Kaiser Ahmed
    Ullah, Saeed Mahmud
    2012 INTERNATIONAL CONFERENCE ON INFORMATICS, ELECTRONICS & VISION (ICIEV), 2012, : 160 - 165
  • [6] Error correcting circuit design with carbon nanotube field effect transistors
    Liu, Xiaoqiang
    Cai, Li
    Yang, Xiaokuo
    Liu, Baojun
    Liu, Zhongyong
    19TH ANNUAL CONFERENCE AND 8TH INTERNATIONAL CONFERENCE OF CHINESE SOCIETY OF MICRO/NANO TECHNOLOGY (CSMNT2017), 2018, 986
  • [7] Universal ternary logic circuit design through carbon nanotube technology
    Keshavarzian, Peiman
    Navi, Keivan
    INTERNATIONAL JOURNAL OF NANOTECHNOLOGY, 2009, 6 (10-11) : 942 - 953
  • [9] Carbon Nanotube Transistor Compact Model for Circuit Design and Performance Optimization
    Deng, Jie
    Lin, Albert
    Wan, Gordon C.
    Wong, H. -S. Philip
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2008, 4 (02)
  • [10] Carbon Nanotube Circuits in the Presence of Carbon Nanotube Density Variations
    Zhang, Jie
    Patil, Nishant
    Hazeghi, Arash
    Mitra, Subhasish
    DAC: 2009 46TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2009, : 71 - +