Efficient On-Chip Replication

被引:0
|
作者
Gouveia, Ines Pinto [1 ]
Graczyk, Rafal [2 ]
Volp, Marcus [2 ]
Esteves-Verissimo, Paulo [1 ]
机构
[1] KAUST, RC3 Ctr, CEMSE Div, Thuwal 23955, Saudi Arabia
[2] Univ Luxembourg, Interdisciplinary Ctr Secur Reliabil & Trust, L-4264 Esch Sur Alzette, Luxembourg
来源
IEEE ACCESS | 2024年 / 12卷
关键词
Protocols; Computer crashes; Redundancy; Proposals; Clocks; Safety; Memory management; Measurement; Fault diagnosis; Intrusion detection; Resilience; Fault and intrusion tolerance; hardware; resilience; systems architecture;
D O I
10.1109/ACCESS.2024.3484013
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
As resilience challenges evolve, namely in safety- and security-critical environments, the demand for cost-efficient, automated and unattended fault and intrusion tolerance (FIT) grows. However, current on-chip solutions typically target only accidental faults and rely on some form of application-specific redundancy, a single-point-of-failure (SPoF) management software layer or synchrony-reliant protocols. Plus, they are often performance heavy and costly for the emerging tightly-coupled systems in terms of area and power consumption. In this paper, we investigate novel ways to apply high-performance FIT by using replication of a lightweight agreement protocol, iBFT, executed with the aid of hardware trusted-trustworthy memory tag accelerators, to avoid misuse of critical operations and SPoFs. We introduce an FPGA-based implementation of iBFT under two fault models, evaluate their performance, area usage, and power consumption on a Zynq ZC702 FPGA and compare it with other state-of-the-art protocols. Additionally, we implement and evaluate a software-based emulation of a potential microcode implementation.
引用
收藏
页码:172581 / 172595
页数:15
相关论文
共 50 条
  • [21] Efficient rate adjustment hardware for on-chip learning
    Rezaie, MG
    Farbiz, F
    Behnam, A
    ICCDCS 2004: Fifth International Caracas Conference on Devices, Circuits and Systems, 2004, : 98 - 102
  • [22] An Efficient Model for the On-Chip CPWs in GaAs Technology
    Fu, Fei
    Wang, Xiang
    Liu, Jun
    Sun, Lingling
    2014 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATION PROBLEM-SOLVING (ICCP), 2014, : 477 - 479
  • [23] A survey of techniques for energy efficient on-chip communication
    Raghunathan, V
    Srivastava, MB
    Gupta, RK
    40TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2003, 2003, : 900 - 905
  • [24] On-chip replication of extremely early-stage tumor behavior
    Li, Chengpan
    Li, Shibo
    Du, Kun
    Li, Ping
    Qiu, Bensheng
    Ding, Weiping
    Qiu, Bensheng (bqiu@ustc.edu.cn); Ding, Weiping (wpdings@ustc.edu.cn), 1600, American Chemical Society (13): : 19768 - 19777
  • [25] On-Chip Replication of Extremely Early-Stage Tumor Behavior
    Li, Chengpan
    Li, Shibo
    Du, Kun
    Li, Ping
    Qiu, Bensheng
    Ding, Weiping
    ACS APPLIED MATERIALS & INTERFACES, 2021, 13 (17) : 19768 - 19777
  • [26] INTEGRATED MICRORINGS FOR ON-CHIP FILTERING AND EFFICIENT FWM GENERATION
    Cantarella, Giuseppe
    Klitis, Charalambos
    Sorel, Marc
    Strain, Michael J.
    2016 PHOTONICS NORTH (PN), 2016,
  • [27] An Efficient Numerical Model for Planar Spiral Inductor On-Chip
    Hong-Xing Zheng
    Dao-Yin Yu
    International Journal of Infrared and Millimeter Waves, 2005, 26 : 1343 - 1353
  • [28] Energy efficient and high speed on-chip ternary bus
    Duan, Chunjie
    Khatri, Surtil P.
    2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 1364 - +
  • [29] ON-CHIP POWER-EFFICIENT CURRENT FLATTENING CIRCUIT
    Vahedi, Haleh
    Gregori, Stefano
    Muresan, Radu
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2009, 18 (03) : 565 - 579
  • [30] Efficient on-chip communications for data-flow IPs
    Fraboulet, A
    Risset, T
    15TH IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, PROCEEDINGS, 2004, : 293 - 303