Efficient On-Chip Replication

被引:0
|
作者
Gouveia, Ines Pinto [1 ]
Graczyk, Rafal [2 ]
Volp, Marcus [2 ]
Esteves-Verissimo, Paulo [1 ]
机构
[1] KAUST, RC3 Ctr, CEMSE Div, Thuwal 23955, Saudi Arabia
[2] Univ Luxembourg, Interdisciplinary Ctr Secur Reliabil & Trust, L-4264 Esch Sur Alzette, Luxembourg
来源
IEEE ACCESS | 2024年 / 12卷
关键词
Protocols; Computer crashes; Redundancy; Proposals; Clocks; Safety; Memory management; Measurement; Fault diagnosis; Intrusion detection; Resilience; Fault and intrusion tolerance; hardware; resilience; systems architecture;
D O I
10.1109/ACCESS.2024.3484013
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
As resilience challenges evolve, namely in safety- and security-critical environments, the demand for cost-efficient, automated and unattended fault and intrusion tolerance (FIT) grows. However, current on-chip solutions typically target only accidental faults and rely on some form of application-specific redundancy, a single-point-of-failure (SPoF) management software layer or synchrony-reliant protocols. Plus, they are often performance heavy and costly for the emerging tightly-coupled systems in terms of area and power consumption. In this paper, we investigate novel ways to apply high-performance FIT by using replication of a lightweight agreement protocol, iBFT, executed with the aid of hardware trusted-trustworthy memory tag accelerators, to avoid misuse of critical operations and SPoFs. We introduce an FPGA-based implementation of iBFT under two fault models, evaluate their performance, area usage, and power consumption on a Zynq ZC702 FPGA and compare it with other state-of-the-art protocols. Additionally, we implement and evaluate a software-based emulation of a potential microcode implementation.
引用
收藏
页码:172581 / 172595
页数:15
相关论文
共 50 条
  • [31] A High Efficient On-Chip Interconnection Network in SIMD CMPs
    Wu, Dan
    Dai, Kui
    Zou, Xuecheng
    Rao, Jinli
    Chen, Pan
    ALGORITHMS AND ARCHITECTURES FOR PARALLEL PROCESSING, PT 1, PROCEEDINGS, 2010, 6081 : 149 - 162
  • [32] Towards Efficient On-Chip Learning Using Equilibrium Propagation
    Ji, Zhengyun
    Gross, Warren
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [33] A Power-Efficient Architecture for On-Chip Reservoir Computing
    Sackesyn, Stijn
    Ma, Chonghuai
    Katumba, Andrew
    Dambre, Joni
    Bienstman, Peter
    ARTIFICIAL NEURAL NETWORKS AND MACHINE LEARNING - ICANN 2019: WORKSHOP AND SPECIAL SESSIONS, 2019, 11731 : 161 - 164
  • [34] Leveraging On-Chip Networks for Efficient Prediction on Multicore Coherence
    Huang, Libo
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [35] A Design Methodology of Efficient On-Chip Wireless Power Transmission
    Raju, Salahuddin
    Prawoto, Clarissa C.
    Chan, Mansun
    Yue, C. Patrick
    2017 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA), 2017,
  • [36] Bandwidth-Efficient On-Chip Interconnect Designs for GPGPUs
    Jang, Hyunjun
    Kim, Jinchun
    Gratz, Paul
    Yum, Ki Hwan
    Kim, Eun Jung
    2015 52ND ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2015,
  • [37] An efficient analytical model of coupled on-chip RLC interconnects
    Yin, L
    He, L
    PROCEEDINGS OF THE ASP-DAC 2001: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2001, 2001, : 385 - 390
  • [38] Energy Efficient On-chip Wireless Interconnects with Sleepy Transceivers
    Mondal, Hemanta Kr.
    Deb, Sujay
    2013 8TH INTERNATIONAL DESIGN AND TEST SYMPOSIUM (IDT), 2013,
  • [39] AN EFFICIENT ON-CHIP DETERMINISTIC TEST PATTERN GENERATION SCHEME
    DAS, AK
    CHAUDHURI, PP
    MICROPROCESSING AND MICROPROGRAMMING, 1989, 26 (03): : 195 - 204
  • [40] Adaptive Backpressure: Efficient Buffer Management for On-Chip Networks
    Becker, Daniel U.
    Jiang, Nan
    Michelogiannakis, George
    Dally, William J.
    2012 IEEE 30TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2012, : 419 - 426