Design of an area efficient Reed-Solomon decoder ASIC chip

被引:0
|
作者
Chang, Hyunman [1 ]
Sunwoo, Myung H. [1 ]
机构
[1] Ajou Univ, Suwon, Korea, Republic of
关键词
Algorithms - Application specific integrated circuits - Computational complexity - Convolutional codes - Decoding - Error correction - Integrated circuit layout - Microprocessor chips - Pipeline processing systems - Polynomials;
D O I
暂无
中图分类号
学科分类号
摘要
This paper describes an area efficient pipelined Reed-Solomon (RS) decoder. We propose two simple basic cell architectures which evaluate the error locator and the error magnitude polynomial in the general Euclid's algorithm. The evaluation involves high computational complexity, and thus, it affects the speed and the hardware complexity of RS decoders. The proposed architectures can reduce the hardware complexity by more than 16% of existing RS decoder architectures. The proposed RS decoder can be programmed to decode four RS codes defined in Galois field 28, i.e., (200, 188), (120, 108), (60, 48), and (40, 28) and can correct up to six errors. The fabricated FEC (Forward Error Correction) chip including the RS and Viterbi decoders operates at 40 MHz. The total number of gates for the RS decoder is about 31,000 and the FEC chip contains about 76,000 gates.
引用
收藏
页码:578 / 585
相关论文
共 50 条
  • [41] An area-efficient high-speed reed-solomon decoder in 0.25μm CMOS
    Strollo, AGM
    Petra, N
    De Caro, D
    Napoli, E
    ESSCIRC 2004: PROCEEDINGS OF THE 30TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2004, : 479 - 482
  • [42] HIGH-SPEED AREA-EFFICIENT VERSATILE REED-SOLOMON DECODER DESIGN FOR MULTI-MODE APPLICATIONS
    Yuan, Bo
    Li, Li
    Wang, Zhongfeng
    SIPS: 2009 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, 2009, : 179 - +
  • [43] Efficient Berlekamp-Massey Algorithm and Architecture for Reed-Solomon Decoder
    Liang, Zhibin
    Zhang, Wei
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2017, 86 (01): : 51 - 65
  • [44] Efficient Berlekamp-Massey Algorithm and Architecture for Reed-Solomon Decoder
    Zhibin Liang
    Wei Zhang
    Journal of Signal Processing Systems, 2017, 86 : 51 - 65
  • [45] High-Efficient Reed-Solomon Decoder Based On Deep Learning
    An, Xiangyu
    Liang, Yu
    Zhang, Wei
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [46] A cellular structure for a versatile Reed-Solomon decoder
    Shayan, YR
    LeNgoc, T
    IEEE TRANSACTIONS ON COMPUTERS, 1997, 46 (01) : 80 - 85
  • [47] Implementation complexity of the decoder of Reed-Solomon code
    Gridnev, O.A.
    Portnoj, S.L.
    Radiotekhnika, 1997, (02): : 36 - 40
  • [48] On computing the syndrome polynomial in Reed-Solomon decoder
    Costa, E
    Fedorenko, SV
    Trifonov, PV
    EUROPEAN TRANSACTIONS ON TELECOMMUNICATIONS, 2004, 15 (04): : 337 - 342
  • [49] Cellular structure for a versatile Reed-Solomon decoder
    Harris Farinon Canada, Dollard-De-Ormeaux, Canada
    IEEE Trans Comput, (80-85):
  • [50] A VERSATILE TIME DOMAIN REED-SOLOMON DECODER
    SHAYAN, YR
    THO, LN
    BHARGAVA, VK
    DALLAS GLOBECOM 89, VOLS 1-3: COMMUNICATIONS TECHNOLOGY FOR THE 1990S AND BEYOND, 1989, : 1088 - 1092