Design of an area efficient Reed-Solomon decoder ASIC chip

被引:0
|
作者
Chang, Hyunman [1 ]
Sunwoo, Myung H. [1 ]
机构
[1] Ajou Univ, Suwon, Korea, Republic of
关键词
Algorithms - Application specific integrated circuits - Computational complexity - Convolutional codes - Decoding - Error correction - Integrated circuit layout - Microprocessor chips - Pipeline processing systems - Polynomials;
D O I
暂无
中图分类号
学科分类号
摘要
This paper describes an area efficient pipelined Reed-Solomon (RS) decoder. We propose two simple basic cell architectures which evaluate the error locator and the error magnitude polynomial in the general Euclid's algorithm. The evaluation involves high computational complexity, and thus, it affects the speed and the hardware complexity of RS decoders. The proposed architectures can reduce the hardware complexity by more than 16% of existing RS decoder architectures. The proposed RS decoder can be programmed to decode four RS codes defined in Galois field 28, i.e., (200, 188), (120, 108), (60, 48), and (40, 28) and can correct up to six errors. The fabricated FEC (Forward Error Correction) chip including the RS and Viterbi decoders operates at 40 MHz. The total number of gates for the RS decoder is about 31,000 and the FEC chip contains about 76,000 gates.
引用
收藏
页码:578 / 585
相关论文
共 50 条
  • [31] A PROGRAMMABLE DECODER FOR REED-SOLOMON CODES
    KATSAROS, A
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1988, 64 (04) : 641 - 647
  • [32] A high speed Reed-Solomon decoder
    Lee, MH
    Choi, SB
    Chang, JS
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1995, 41 (04) : 1142 - 1149
  • [33] Implementation of reed-solomon decoder in microblaze
    Gorelova, O. V.
    Sorokin, A. Y.
    2005 15th International Crimean Conference Microwave & Telecommunication Technology, Vols 1 and 2, Conference Proceedings, 2005, : 340 - 341
  • [34] Reliability Analysis of a Reed-Solomon Decoder
    Liu, Kaikai
    Ban, Tian
    Naviner, Lirida
    Naviner, Jean-Francois
    2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 438 - 441
  • [35] AN LSI FOR A REED-SOLOMON ENCODER DECODER
    ONISHI, K
    SUGIYAMA, K
    ISHIDA, Y
    KUSUONKI, Y
    YAMAGUCHI, T
    JOURNAL OF THE AUDIO ENGINEERING SOCIETY, 1986, 34 (05): : 378 - 378
  • [36] VLSI Architecture for Reed-Solomon Decoder
    Kumar, A. T. Rajesh
    Rao, A. Sarveswara
    Kumar, Ratna K., V
    JOURNAL OF SPACECRAFT TECHNOLOGY, 2011, 21 (02): : 1 - 11
  • [37] The design and implementation of Reed-Solomon Decoder in Broadband Wireless Access
    Zhang, Meng
    Dai, Zhisheng
    Gao, Xing
    Huang, Yan
    Gu, Fei
    2008 4TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING, VOLS 1-31, 2008, : 1446 - 1449
  • [38] A DESIGN OF REED-SOLOMON DECODER WITH SYSTOLIC-ARRAY STRUCTURE
    IWAMURA, K
    DOHI, Y
    IMAI, H
    IEEE TRANSACTIONS ON COMPUTERS, 1995, 44 (01) : 118 - 122
  • [39] A VLSI design of a high-speed Reed-Solomon decoder
    Lee, HH
    14TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2001, : 316 - 320
  • [40] Design and implementation of high-speed Reed-Solomon decoder
    You, YX
    Wang, JX
    Lai, FC
    Ye, YZ
    1ST IEEE INTERNATIONAL CONFERENCE ON CIRCUITS AND SYSTEMS FOR COMMNICATIONS, PROCEEDINGS, 2002, : 146 - 149