LOW-POWER INTEGRABLE PAGING RECEIVER ARCHITECTURE.

被引:0
|
作者
Marshall, C.B. [1 ]
机构
[1] Philips Research Lab, Redhill, Engl, Philips Research Lab, Redhill, Engl
关键词
RADIO TELEPHONE - Paging Systems;
D O I
暂无
中图分类号
学科分类号
摘要
A receiver architecture is described that is ideally suited to UK paging applications. The receiver is similar to a direct conversion receiver, in that the absence of an 'image' response allows integration, but it only requires a single front-end mixer and so consumes less power. To achieve this the local oscillator frequency is offset slightly from the incoming carrier frequency, allowing the modulation to be recovered by a straightforward discriminator. Measurements show that a bit error rate of 0. 01 can be obtained with a 12 db IF S/N ratio. Noise-generated dc is identified as having a major impact on the receiver performance, and is shown to be determined by the if noise spectrum. The degradation of sensitivity caused by various tolerances is considered, and the best nominal parameter values selected.
引用
收藏
页码:449 / 455
相关论文
共 50 条
  • [31] On the Exploration of a Low-Power Photonic Network Architecture
    Wang, Jing
    Li, Zhongqi
    Zhang, Weigong
    Li, Tao
    IEEE COMMUNICATIONS MAGAZINE, 2020, 58 (09) : 67 - 72
  • [32] LOW-POWER ERROR CORRECTION ARCHITECTURE FOR SPACE
    MAIER, RJ
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1983, 30 (06) : 4333 - 4338
  • [33] A low-power folded programmable FIR architecture
    Chen, Li-Hsun
    Chen, Oscal T. -C.
    2006 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS DESIGN AND IMPLEMENTATION, 2006, : 188 - 193
  • [34] Low-power, reconfigurable adaptive equalizer architecture
    Univ of Illinois at Urbana-Champaign, Urbana, United States
    Conf Rec Asilomar Conf Signals Syst Comput, (1391-1395):
  • [35] SODA: A low-power architecture for software radio
    Lin, Yuan
    Lee, Hyunseok
    Woh, Mark
    Harel, Yoav
    Mahlke, Scott
    Mudge, Trevor
    Chakrabarti, Chaitali
    Flautner, Krisztian
    33RD INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHTIECTURE, PROCEEDINGS, 2006, : 89 - 100
  • [36] A low-power VLSI architecture for the Viterbi decoder
    Ju, WS
    Shieh, MD
    Sheu, MH
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 1201 - 1204
  • [37] Low-power consumption architecture for embedded processor
    Yoshida, Y
    Song, BY
    Okuhata, H
    Onoye, T
    Shirakawa, I
    1996 2ND INTERNATIONAL CONFERENCE ON ASIC, PROCEEDINGS, 1996, : 77 - 80
  • [38] A low-power, low-cost bipolar GPS receiver chip
    Murphy, AM
    Tsutsumi, S
    Gaussen, P
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (04) : 587 - 591
  • [39] A low-power VLSI architecture for turbo decoding
    Lee, SJ
    Shanbhag, NR
    Singer, AC
    ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2003, : 366 - 371
  • [40] Dynamical reconfigurable cache architecture with low-power
    Chen, Liming
    Zou, Xuecheng
    Lei, Jianming
    Liu, Zhenglin
    Huazhong Keji Daxue Xuebao (Ziran Kexue Ban)/Journal of Huazhong University of Science and Technology (Natural Science Edition), 2008, 36 (09): : 29 - 32