LOW-POWER INTEGRABLE PAGING RECEIVER ARCHITECTURE.

被引:0
|
作者
Marshall, C.B. [1 ]
机构
[1] Philips Research Lab, Redhill, Engl, Philips Research Lab, Redhill, Engl
关键词
RADIO TELEPHONE - Paging Systems;
D O I
暂无
中图分类号
学科分类号
摘要
A receiver architecture is described that is ideally suited to UK paging applications. The receiver is similar to a direct conversion receiver, in that the absence of an 'image' response allows integration, but it only requires a single front-end mixer and so consumes less power. To achieve this the local oscillator frequency is offset slightly from the incoming carrier frequency, allowing the modulation to be recovered by a straightforward discriminator. Measurements show that a bit error rate of 0. 01 can be obtained with a 12 db IF S/N ratio. Noise-generated dc is identified as having a major impact on the receiver performance, and is shown to be determined by the if noise spectrum. The degradation of sensitivity caused by various tolerances is considered, and the best nominal parameter values selected.
引用
收藏
页码:449 / 455
相关论文
共 50 条
  • [21] A low-power UHF RF frontend for a low-IF receiver
    Zencir, E
    Dogan, NS
    Arvas, E
    15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2002, : 331 - 335
  • [22] A Low-Power CMOS Receiver for 5 GHz WLAN
    Homayoun, Aliakbar
    Razavi, Behzad
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (03) : 630 - 643
  • [23] A LOW-POWER CMOS RECEIVER FOR WIRELESS SENSOR NETWORKS
    Chen, Yen-Jen
    Lin, Yu-Tso
    Liao, Fang-Ren
    Chen, Hsiao-Chin
    Lu, Shey-Shi
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2009, 51 (11) : 2618 - 2620
  • [24] Low-Power Receiver Serves Multiple Wireless Standards
    Fu, Kui
    Guo, Xiaorong
    Wang, Chunhua
    Tu, Yuxiang
    Liu, Chishi
    Mcgeehan, Joe P.
    MICROWAVES & RF, 2013, 52 (02) : 50 - +
  • [25] Low-power design of decimation filters for a digital IF receiver
    White, BA
    Elmasry, MI
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (03) : 339 - 345
  • [26] Low-Power Receiver Architecture for 5G and IoT-Oriented Wireless Information and Power Transfer Applications
    Hussain, Intikhab
    Wu, Ke
    2019 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2019, : 1148 - 1151
  • [27] Low-power exponent architecture in finite fields
    Jeon, JC
    Yoo, KY
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2005, 152 (06): : 573 - 578
  • [28] Evaluation of a low-power reconfigurable DSP architecture
    Abnous, A
    Seno, K
    Ichikawa, Y
    Wan, M
    Rabaey, J
    PARALLEL AND DISTRIBUTED PROCESSING, 1998, 1388 : 55 - 60
  • [29] A low-power scan-path architecture
    Hatami, S
    Alisafaee, M
    Atoofian, E
    Navabi, Z
    Afzali-Kusha, A
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5278 - 5281
  • [30] A low-power architecture for maximum a posteriori decoding
    López-Vallejo, M
    Mujtaba, SA
    Lee, I
    THIRTY-SIXTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS - CONFERENCE RECORD, VOLS 1 AND 2, CONFERENCE RECORD, 2002, : 47 - 51