Design of ECL 1-Mb BiCMOS DRAM

被引:0
|
作者
Kitsukawa, Goro [1 ]
Kawajiri, Yoshiki [1 ]
Itoh, Kiyoo [1 ]
Yanagisawa, Kazumasa [1 ]
Nakamura, Masayuki [1 ]
Miyazawa, Kazuyuki [1 ]
Akiba, Takesada [1 ]
机构
[1] Hitachi Ltd, Kokubunji, Japan
关键词
BiCMOS DRAM - Cascode amplifier - CMOS rewrite amplifier - Data line voltage - Direct-sensing circuit - Dynamic random access memory (DRAM) - ECL interface - I/O liines;
D O I
暂无
中图分类号
学科分类号
摘要
This paper describes an experimental 1,3-μm, 1-Mb BiCMOS DRAM, the first DRAM to use an ECL interface. The results are as follows: (1) quantitative analysis shows that direct sensing of a small read-signal voltage on the data lines before amplification by the CMOS rewrite amplifier gives an access time 8 ns (up to about 30 percent) faster than conventional common input/output (I/O) sensing; (2) the bipolar cascode amplifier is characterized by the pulsed emitter-bias current. Computer simulation and experiments show that its delay time is not sensitive to changes in Vcc at the rate of about 50 mV/ns; (3) a new bipolar ECL I/O circuit with a power-switching function is shown to reduce the standby current of a 1-Mb ECL chip to about one-fifth that of an ECL chip without a power-switching function; and (4) the experimental chip has an access time of 24 ns, power dissipation of 730 mW, and a chip area of 62.2 mm2 under typical conditions of VEE = -5.2 V, Ta = 25°C, output capacitance CL = 10 pF and a cycle time of 70 ns, and nMOS/pMOS transistors with gate lengths of 1.4/1.7 μm.
引用
收藏
页码:89 / 102
相关论文
共 50 条
  • [41] High-speed and low-power ECL circuits design based on BiCMOS technology
    Wisetphanichkij, S
    Dejhan, K
    Cheevasuvit, F
    Soonyeekan, C
    APCCAS '98 - IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: MICROELECTRONICS AND INTEGRATING SYSTEMS, 1998, : 41 - 44
  • [42] SUBSTRATE CURRENT REDUCTION TECHNIQUES FOR BICMOS DRAM
    KAWAHARA, T
    KITSUKAWA, G
    HIGUCHI, H
    KAWAJIRI, Y
    WATANABE, T
    ITOH, K
    HORI, R
    KOBAYASHI, Y
    MATSUMOTO, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (05) : 1381 - 1389
  • [43] A 1MB DRAM WITH A FOLDED CAPACITOR CELL STRUCTURE
    HORIGUCHI, F
    ITOH, Y
    IIZUKA, H
    OGURA, M
    MASUOKA, F
    ISSCC DIGEST OF TECHNICAL PAPERS, 1985, 28 : 244 - 245
  • [44] BICMOS, ECL AND GAAS CHIPS FIGHT FOR SOCKETS IN 1990
    MEYER, E
    COMPUTER DESIGN, 1990, 29 (01): : 39 - 43
  • [45] Fine mapping of the polled locus to a 1-Mb region on bovine Chromosome 1q12
    Drögemüller, C
    Wöhlke, A
    Mömke, S
    Distl, O
    MAMMALIAN GENOME, 2005, 16 (08) : 613 - 620
  • [46] A 1-Mb/s Visible Light Communications Link With Low Bandwidth Organic Components
    Haigh, Paul Anthony
    Ghassemlooy, Zabih
    Papakonstantinou, Ioannis
    Arca, Francesco
    Tedde, Sandro Francesco
    Hayden, Oliver
    Leitgeb, Erich
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2014, 26 (13) : 1295 - 1298
  • [47] Fine mapping of the polled locus to a 1-Mb region on bovine Chromosome 1q12
    Cord Drögemüller
    Anne Wöhlke
    Stefanie Mömke
    Ottmar Distl
    Mammalian Genome, 2005, 16 : 613 - 620
  • [48] AN 8-NS 1-MBIT ECL BICMOS SRAM WITH DOUBLE-LATCH ECL-TO-CMOS-LEVEL CONVERTERS
    MATSUI, M
    MOMOSE, H
    URAKAWA, Y
    MAEDA, T
    SUZUKI, A
    URAKAWA, N
    SATO, K
    MATSUNAGA, J
    OCHII, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (05) : 1226 - 1232
  • [49] 256Mb、1Gb DRAM发展动态
    孙再吉
    固体电子学研究与进展, 1996, (03) : 253 - 253
  • [50] AN 85NS 1MB DRAM IN A PLASTIC DIP
    INOUE, Y
    MUROTANI, T
    FUKUZOH, Y
    HAYANO, K
    FUJII, T
    MINAMI, K
    NAKAMURA, K
    KIKUCHI, M
    ISSCC DIGEST OF TECHNICAL PAPERS, 1985, 28 : 238 - 239