Design of ECL 1-Mb BiCMOS DRAM

被引:0
|
作者
Kitsukawa, Goro [1 ]
Kawajiri, Yoshiki [1 ]
Itoh, Kiyoo [1 ]
Yanagisawa, Kazumasa [1 ]
Nakamura, Masayuki [1 ]
Miyazawa, Kazuyuki [1 ]
Akiba, Takesada [1 ]
机构
[1] Hitachi Ltd, Kokubunji, Japan
关键词
BiCMOS DRAM - Cascode amplifier - CMOS rewrite amplifier - Data line voltage - Direct-sensing circuit - Dynamic random access memory (DRAM) - ECL interface - I/O liines;
D O I
暂无
中图分类号
学科分类号
摘要
This paper describes an experimental 1,3-μm, 1-Mb BiCMOS DRAM, the first DRAM to use an ECL interface. The results are as follows: (1) quantitative analysis shows that direct sensing of a small read-signal voltage on the data lines before amplification by the CMOS rewrite amplifier gives an access time 8 ns (up to about 30 percent) faster than conventional common input/output (I/O) sensing; (2) the bipolar cascode amplifier is characterized by the pulsed emitter-bias current. Computer simulation and experiments show that its delay time is not sensitive to changes in Vcc at the rate of about 50 mV/ns; (3) a new bipolar ECL I/O circuit with a power-switching function is shown to reduce the standby current of a 1-Mb ECL chip to about one-fifth that of an ECL chip without a power-switching function; and (4) the experimental chip has an access time of 24 ns, power dissipation of 730 mW, and a chip area of 62.2 mm2 under typical conditions of VEE = -5.2 V, Ta = 25°C, output capacitance CL = 10 pF and a cycle time of 70 ns, and nMOS/pMOS transistors with gate lengths of 1.4/1.7 μm.
引用
收藏
页码:89 / 102
相关论文
共 50 条
  • [21] A CIRCUIT TECHNOLOGY FOR SUB-10-NS ECL 4-MB BICMOS DRAMS
    KAWAHARA, T
    KAWAJIRI, Y
    KITSUKAWA, G
    NAKAGOME, Y
    SAGARA, K
    KAWAMOTO, Y
    AKIBA, T
    KATO, S
    KAWASE, Y
    ITOH, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (11) : 1530 - 1537
  • [22] Power reduction techniques for a 1-Mb ECL-CMOS SRAM with an access time of 550 ps acid an operating frequency of 900 MHz
    Ohhata, K
    Arakawa, F
    Kusunoki, T
    Nambu, H
    Kanetani, K
    Yamasaki, K
    Higeta, K
    Usami, M
    Nishiyama, M
    Yamaguchi, K
    Homma, N
    Hotta, A
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (04) : 564 - 571
  • [23] A 1-Mb resolution radiation hybrid map of the canine genome
    Guyon, R
    Lorentzen, TD
    Hitte, C
    Kim, L
    Cadieu, E
    Parker, HG
    Quignon, P
    Lowe, JK
    Renier, C
    Gelfenbeyn, B
    Vignaux, F
    DeFrance, HB
    Gloux, S
    Mahairas, GG
    André, C
    Galiber, F
    Ostrander, EA
    PROCEEDINGS OF THE NATIONAL ACADEMY OF SCIENCES OF THE UNITED STATES OF AMERICA, 2003, 100 (09) : 5296 - 5301
  • [24] BICMOS SRAM TOPS ECL MEMORIES
    HOCHSTEDLER, C
    ELECTRONIC PRODUCTS MAGAZINE, 1988, 30 (19): : 32 - &
  • [25] A 1-MB EEPROM WITH MONOS MEMORY CELL FOR SEMICONDUCTOR DISK APPLICATION
    NOZAKI, T
    TANAKA, T
    KIJIYA, Y
    KINOSHITA, E
    TSUCHIYA, T
    HAYASHI, Y
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (04) : 497 - 501
  • [26] 1-MB MEMORY CHIP USING GIANT MAGNETORESISTIVE MEMORY CELLS
    BROWN, JL
    POHM, AV
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART A, 1994, 17 (03): : 373 - 379
  • [27] COMPARISON OF CMOS AND BICMOS 1-MBIT DRAM PERFORMANCE
    WATANABE, T
    KITSUKAWA, G
    KAWAJIRI, Y
    ITOH, K
    HORI, R
    OUCHI, Y
    KAWAHARA, T
    MATSUMOTO, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (03) : 771 - 778
  • [28] Towards generating a 1-Mb resolution map of the horse X chromosome
    Lee, EJ
    Raudsepp, T
    Skow, L
    Chowdhary, BP
    CYTOGENETIC AND GENOME RESEARCH, 2003, 102 (1-4) : 357 - 358
  • [29] 256 Mb DRAM
    Tsukude, Masaki
    Eimori, Takahisa
    Arimoto, Kazutami
    Mitsubishi Electric Advance, 1996, 75 : 5 - 8
  • [30] A 6-NS 1-MB CMOS SRAM WITH LATCHED SENSE AMPLIFIER
    SEKI, T
    ITOH, E
    FURUKAWA, C
    MAENO, I
    OZAWA, T
    SANO, H
    SUZUKI, N
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (04) : 478 - 482