Efficient sorting architecture for radix-4 FFT in FPGA

被引:0
|
作者
Wu, Wan-Leng [1 ]
Shao, Jie [1 ]
Xian, Chu-Hua [1 ]
机构
[1] Coll. of Info. Sci. and Technol., Nanjing Univ. of Aero. and Astron., Nanjing 210016, China
关键词
Algorithms - Computer architecture - Fast Fourier transforms - Field programmable gate arrays - Mathematical models;
D O I
暂无
中图分类号
学科分类号
摘要
The novel sorting architecture of the fast Fourier transform (FFT) processor is presented based on radix-4 decimation-in-time algorithm. By combining both the pipeline and parallel schemes, the proposed radix-4 butterfly uses three real multipliers and nine real adders, which leads to reduce conventional multipliers by 75%. The processor based on field programmable gate array (FPGA) can operate at 100 MHz and calculate the 1024 floating-point complex FFT in 51.29 μs. So it satisfies the needs of both small area and high speed. Furthermore, since the sorting architecture can be easily upgraded for radix-8 or radix-16 FFT algorithm, and does not increase the clocks required for computing a radix-4 butterfly, it will be more efficient for the high radix.
引用
收藏
页码:222 / 226
相关论文
共 50 条
  • [31] A radix-4 soft-output Viterbi architecture
    Haratsch, Erich F.
    Fitzpatrick, Kelly K.
    2008 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2008, : 224 - 227
  • [32] Exploiting Addition Schemes for the Improvement of Optimized Radix-2 and Radix-4 FFT Butterflies
    Neuenfeld, Renato H.
    Fonseca, Mateus B.
    da Costa, Eduardo A. C.
    Oses, Jean P.
    2017 IEEE 8TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2017,
  • [33] FPGA-based radix-4 butterflies for hiperlan/2
    Pérez-Pascual, A
    Sansaloni, T
    Valls, J
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, PROCEEDINGS, 2002, : 277 - 280
  • [34] VLSI architecture for low latency radix-4 CORDIC
    Lakshmi, B.
    Dhar, A. S.
    COMPUTERS & ELECTRICAL ENGINEERING, 2011, 37 (06) : 1032 - 1042
  • [35] The new architecture of radix-4 Chinese abacus adder
    Yi, Shu-Chung
    Lee, Kun-Tse
    Chen, Jin-Jia
    Lin, Chien-Hung
    Wang, Chuen-Ching
    Hsieh, Chin-Fa
    Lu, Chih-Yung
    ISMVL 2006: 36TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, 2006, : 76 - +
  • [36] Radix-4 Implementation of Redundant Interleaved Modular Multiplication on FPGA
    Rahimzadeh, Loghman
    Eshghi, Mohammad
    Timarchi, Somayeh
    2014 22ND IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2014, : 523 - 526
  • [37] Implementation of Booth Multiplier Algorithm using Radix-4 in FPGA
    Mokhtar, Anis Shahida
    Ping, Chew Sue
    Din, Muhamad Faiz Md
    Makmor, Nazrul Fariq
    Mahadi, Muhammad Asyraf Che
    JURNAL KEJURUTERAAN, 2021, 4 (01): : 161 - 165
  • [38] Design of Optimized Radix-2 and Radix-4 Butterflies from FFT with Decimation in Time
    Neuenfeld, Renato
    Fonseca, Mateus
    Costa, Eduardo
    2016 IEEE 7TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2016, : 171 - 174
  • [39] Architectural design and FPGA implementation of radix-4 CORDIC processor
    Bhattacharyya, Kaushik
    Biswas, Rakesh
    Dhar, Anindya Sundar
    Banerjee, Swapna
    MICROPROCESSORS AND MICROSYSTEMS, 2010, 34 (2-4) : 96 - 101
  • [40] Efficient Split-Radix and Radix-4 DCT Algorithms and Applications
    Perera, Sirani M.
    Silverio, Daniel
    Ogle, Austin
    ANALYSIS OF EXPERIMENTAL ALGORITHMS, SEA2 2019, 2019, 11544 : 184 - 201