Efficient sorting architecture for radix-4 FFT in FPGA

被引:0
|
作者
Wu, Wan-Leng [1 ]
Shao, Jie [1 ]
Xian, Chu-Hua [1 ]
机构
[1] Coll. of Info. Sci. and Technol., Nanjing Univ. of Aero. and Astron., Nanjing 210016, China
关键词
Algorithms - Computer architecture - Fast Fourier transforms - Field programmable gate arrays - Mathematical models;
D O I
暂无
中图分类号
学科分类号
摘要
The novel sorting architecture of the fast Fourier transform (FFT) processor is presented based on radix-4 decimation-in-time algorithm. By combining both the pipeline and parallel schemes, the proposed radix-4 butterfly uses three real multipliers and nine real adders, which leads to reduce conventional multipliers by 75%. The processor based on field programmable gate array (FPGA) can operate at 100 MHz and calculate the 1024 floating-point complex FFT in 51.29 μs. So it satisfies the needs of both small area and high speed. Furthermore, since the sorting architecture can be easily upgraded for radix-8 or radix-16 FFT algorithm, and does not increase the clocks required for computing a radix-4 butterfly, it will be more efficient for the high radix.
引用
收藏
页码:222 / 226
相关论文
共 50 条
  • [21] Fast Memory Addressing Scheme for Radix-4 FFT Implementation
    Xiao, Xin
    Oruklu, Erdal
    Saniie, Jafar
    2009 IEEE INTERNATIONAL CONFERENCE ON ELECTRO/INFORMATION TECHNOLOGY, 2009, : 435 - 438
  • [22] FIXED-POINT ERROR ANALYSIS OF RADIX-4 FFT
    PRAKASH, S
    RAO, VV
    SIGNAL PROCESSING, 1981, 3 (02) : 123 - 133
  • [23] RADIX-4 FFT ALGORITHMS WITH ORDERED INPUT AND OUTPUT DATA
    Marti-Puig, Pere
    Reig Bolano, Ramon
    2009 16TH INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING, VOLS 1 AND 2, 2009, : 892 - 897
  • [24] Architectural design of a Radix-4 CORDIC-based Radix-4 IFFT algorithm and its FPGA implementation
    Bhattacharyya, Kaushik
    Hazra, Anindya
    Hatai, Indranil
    Banerjee, Swapna
    INTERNATIONAL JOURNAL OF SIGNAL AND IMAGING SYSTEMS ENGINEERING, 2009, 2 (04) : 201 - 215
  • [25] VLSI architecture for parallel radix-4 CORDIC
    Lakshmi, B.
    Dhar, A. S.
    MICROPROCESSORS AND MICROSYSTEMS, 2013, 37 (01) : 79 - 86
  • [26] Optimized power and speed of Split-Radix, Radix-4 and Radix-2 FFT structures
    Gilan, Mahsa Shirzadian
    Maham, Behrouz
    EURASIP JOURNAL ON ADVANCES IN SIGNAL PROCESSING, 2024, 2024 (01):
  • [27] VHDL core for 1024-point radix-4 FFT computation
    Alberto, VFJ
    de Jesus, RTR
    Alejandro, OM
    2005 International Conference on Reconfigurable Computing and FPGAs (ReConFig 2005), 2005, : 163 - 166
  • [28] A digit reversal circuit for the variable-length radix-4 FFT
    Ok, Seung Ho
    Moon, Byung In
    PROCEEDINGS OF FUTURE GENERATION COMMUNICATION AND NETWORKING, WORKSHOP PAPERS, VOL 2, 2007, : 499 - 503
  • [29] A FAST RADIX-4 DIVISION ALGORITHM AND ITS ARCHITECTURE
    SRINIVAS, HR
    PARHI, KK
    IEEE TRANSACTIONS ON COMPUTERS, 1995, 44 (06) : 826 - 831
  • [30] Fast Acquisition of GPS Signal using Radix-2 and Radix-4 FFT Algorithms
    Ahamed, Shaik Fayaz
    Laveti, Ganesh
    Goswami, Rajkumar
    Rao, G. Sasibhushan
    2016 IEEE 6TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING (IACC), 2016, : 674 - 678