HYSTERESIS I-V EFFECTS IN SHORT-CHANNEL SILICON MOSFET'S.

被引:0
|
作者
Boudou, Alain [1 ]
Doyle, Brian S. [1 ]
机构
[1] BULL Co, Les Clayes sous Bois, Fr, BULL Co, Les Clayes sous Bois, Fr
来源
Electron device letters | 1987年 / EDL-8卷 / 07期
关键词
SEMICONDUCTING SILICON - SUBSTRATES;
D O I
暂无
中图分类号
学科分类号
摘要
Hysteresis in I//d//s-V//d//s characteristics is observed at high drain voltages in short-channel silicon MOSFETs biased into the normally off regime, the degree of which depends on the substrate and gate biases. The MOSFET switches at this hysteresis point from subthreshold to space-charge-limited current behavior. It is proposed that this hysteresis effect is due to avalanched holes which accumulate at the gate interface, causing a deformation of the potential distribution in the substrate and the triggering of the device into space-charge-limited current behavior.
引用
收藏
页码:300 / 302
相关论文
共 50 条
  • [1] THRESHOLD BEHAVIOR OF SHORT-CHANNEL LDD MOSFET'S.
    Wang, Cheng T.
    [J]. IEEE Transactions on Electron Devices, 1987, ED-34 (02) : 452 - 454
  • [2] HYSTERESIS IV EFFECTS IN SHORT-CHANNEL SILICON MOSFETS
    BOUDOU, A
    DOYLE, BS
    [J]. IEEE ELECTRON DEVICE LETTERS, 1987, 8 (07) : 300 - 302
  • [3] EFFECTS OF INTERFACIAL OXIDE LAYER ON SHORT-CHANNEL POLYCRYSTALLINE SOURCE AND DRAIN MOSFET'S.
    Moravvej-Farshi, M.K.
    Green, Martin A.
    [J]. Electron device letters, 1987, EDL-8 (04): : 165 - 167
  • [4] A Short-Channel I-V Model for 2-D MOSFETs
    Taur, Yuan
    Wu, Jianzhi
    Min, Jie
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (06) : 2550 - 2555
  • [5] EFFECTS OF SOURCE/DRAIN IMPLANTS ON SHORT-CHANNEL MOSFET-I-V AND C-V CHARACTERISTICS
    HUANG, CL
    KHALIL, NA
    ARORA, ND
    ZETTERLUND, B
    BAIR, LA
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1995, 42 (07) : 1255 - 1261
  • [6] SHORT-CHANNEL EFFECTS ON MOSFET SUBTHRESHOLD SWING
    TARR, NG
    WALKEY, DJ
    ROWLANDSON, MB
    HEWITT, SB
    MACELWEE, TW
    [J]. SOLID-STATE ELECTRONICS, 1995, 38 (03) : 697 - 701
  • [7] Study of the effects of a stepped doping profile in short-channel MOSFET's
    LopezVillanueva, JA
    Gamiz, F
    Roldan, JB
    Ghailan, Y
    Carceller, JE
    Cartujo, P
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1997, 44 (09) : 1425 - 1431
  • [8] Study of the effects of a stepped doping profile in short-channel MOSFET's
    Universidad de Granada, Granada, Spain
    [J]. IEEE Trans Electron Devices, 9 (1425-1431):
  • [9] A dc I-V model for short-channel polygonal enclosed-layout transistors
    Lopez, Paula
    Hauer, Johann
    Blanco-Filgueira, Beatriz
    Cabello, Diego
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2009, 37 (02) : 163 - 177
  • [10] DETERMINATION OF THE SPATIAL VARIATION OF INTERFACE TRAPPED CHARGE USING SHORT-CHANNEL MOSFET's.
    Russell, Thomas J.
    Wilson, C.L.
    Gaitan, Michael
    [J]. IEEE Transactions on Electron Devices, 1983, ED-30 (12) : 1662 - 1671