Survey on built-in self-test and built-in self-repair of embedded memories

被引:0
|
作者
Jiang, Jian-Hui [1 ]
Zhu, Wei-Guo [1 ]
机构
[1] Dept. of Comp. Sci. and Technol., Tongji Univ., Shanghai 200092, China
来源
关键词
Built-in self test - Fault tree analysis - Integrated circuit testing - Mathematical models;
D O I
暂无
中图分类号
学科分类号
摘要
Built-in self-test (BIST) is considered as an efficient approach for embedded memories testing. This paper gives a survey on the up-to-date development of research in this field. It begins with an overview of conventional fault models for memories so far. The inductive fault analysis approach and some new fault models such as read disturb fault and incorrect read fault are discussed. The typical BIST schemes for embedded memories are analyzed. The feasibility of adding built-in redundancy analysis, built-in self-diagnosis and built-in self-repair into BIST circuits is analyzed.
引用
下载
收藏
页码:1050 / 1056
相关论文
共 50 条
  • [21] Economics of built-in self-test
    Ungar, LY
    Ambler, T
    IEEE DESIGN & TEST OF COMPUTERS, 2001, 18 (05): : 70 - 79
  • [22] On Built-In Self-Test for Multipliers
    Pulukuri, Mary D.
    Starr, George J.
    Stroud, Charles E.
    IEEE SOUTHEASTCON 2010: ENERGIZING OUR FUTURE, 2010, : 25 - 28
  • [23] On Built-In Self-Test for Adders
    Mary D. Pulukuri
    Charles E. Stroud
    Journal of Electronic Testing, 2009, 25 : 343 - 346
  • [24] BUILT-IN SELF-TEST TECHNIQUES
    MCCLUSKEY, EJ
    IEEE DESIGN & TEST OF COMPUTERS, 1985, 2 (02): : 21 - 28
  • [25] A novel built-in self-repair approach for embedded RAMs
    Lu, SK
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2003, 19 (03): : 315 - 324
  • [26] Wireless Built-In Self-Repair Architectures for Embedded RAMs
    Wang, Hen-Yu
    Tsai, Yi-Ming
    Hsiao, Yuan-Cheng
    Lu, Shyue-Kung
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 573 - +
  • [27] A built-in self-repair analyzer (CRESTA) for embedded DRAMs
    Kawagoe, T
    Ohtani, J
    Niiro, M
    Ooishi, T
    Hamada, M
    Hidaka, H
    INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, : 567 - 574
  • [28] Improving the Reliability of Embedded Memories using ECC and Built-In Self-Repair Techniques
    Manasa, R.
    Hegde, Ganapathi
    Vinodhini, M.
    2018 3RD INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, COMMUNICATION, COMPUTER, AND OPTIMIZATION TECHNIQUES (ICEECCOT - 2018), 2018, : 1436 - 1439
  • [29] An Enhanced Built-In Self-Repair Technique for Yield and Reliability Improvement of Embedded Memories
    Lu, Shyue-Kung
    Lin, Hao-Wei
    Hashizume, Masaki
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [30] Memory built-in self-repair for nanotechnologies
    Nicolaidis, M
    Achouri, N
    Anghel, L
    9TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, PROCEEDINGS, 2003, : 94 - 98