Novel field reduction structure at tip of electrode fingers for low on-resistance high-voltage power double-diffused metal-oxide-semiconductor field-effect transistors

被引:0
|
作者
Fujishima, Naoto [1 ]
Kitamura, Akio [1 ]
Tada, Gen [1 ]
机构
[1] Fuji Electric Corporate Research and, Development, Ltd, Matsumoto, Japan
关键词
CMOS integrated circuits - Diffusion in solids - Electric breakdown of solids - Electric charge - Electric fields - Electric resistance - Electrodes - Semiconductor device manufacture - Semiconductor device structures - Substrates;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper we report on a low on-resistance and high-voltage power double-diffused metal-oxide-semiconductor field-effect transistor (DMOSFET) with a newly proposed interdigitated form for power ICs, which is fabricated by a cost-effective standard complementary metal-oxide-semiconductor (CMOS) process. The basic structure with an extended p-base has a highly doped drift region. In an interdigitated form for high-current applications, the widely spread depletion layer from the drain side eliminates electric field concentration at the tip of the drain fingers. As for the tip of the source fingers, although the radius of curvature is only 15 μm, the newly proposed structure with a remainder p-substrate realizes a considerable decrease in electric field by the charge sharing effect. This structure realizes unlimited breakdown voltage at the corner. As a result of this technology, a 700 V power DMOSFET achieves more than 20% reduction of specific on-resistance.
引用
下载
收藏
页码:567 / 573
相关论文
共 50 条
  • [31] Modeling of a triple reduced surface field silicon-on-insulator lateral double-diffused metal–oxide–semiconductor field-effect transistor with low on-state resistance
    王裕如
    刘祎鹤
    林兆江
    方冬
    李成州
    乔明
    张波
    Chinese Physics B, 2016, 25 (02) : 434 - 439
  • [33] Hot-carrier degradation rate of high-voltage lateral diffused metal-oxide-semiconductor field-effect transistors under maximum substrate current stress conditions
    Chen, SH
    Gong, J
    Wu, MC
    Su, AYK
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2004, 43 (01): : 54 - 60
  • [34] Novel Designs of 4H-SiC Trench Gate Metal-Oxide-Semiconductor Field Effect Transistors (UMOSFETs) with Low On-resistance
    Tian, Kai
    Liu, Jindou
    Cui, Jing
    Zhou, Chuangjie
    Zhang, Anping
    2016 13TH CHINA INTERNATIONAL FORUM ON SOLID STATE LIGHTING: INTERNATIONAL FORUM ON WIDE BANDGAP SEMICONDUCTORS CHINA (SSLCHINA: IFWS), 2016, : 35 - 37
  • [35] Performance Improvement of Partially Silicon-on-Insulator Lateral Double-Diffused Metal-Oxide-Semiconductor Field-Effect Transistors Using Doping-Engineered Drift Region
    Mohammadi, Saeed
    Afzali-Kusha, Ali
    Mohammadi, Saeed
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2012, 51 (10)
  • [36] Time-dependent drain- and source-series resistance of high-voltage lateral diffused metal-oxide-semiconductor field-effect transistors during hot-carrier stress
    Chen, Shih-Hui
    Gong, Jeng
    Wu, Meng-Chyi
    Huang, Tsung-Yi
    Huang, Jei-Feng
    Liou, Ruey-Hsin
    Hsu, Shun-Lang
    Lee, Li-Ling
    Lee, Hung-Chun
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2003, 42 (2 A): : 409 - 413
  • [37] Time-dependent drain- and source-series resistance of high-voltage lateral diffused metal-oxide-semiconductor field-effect transistors during hot-carrier stress
    Chen, SH
    Gong, J
    Wu, MC
    Huang, TY
    Huang, JF
    Liou, RH
    Hsu, SL
    Lee, LL
    Lee, HC
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2003, 42 (2A): : 409 - 413
  • [38] Effect of substrate on "on-resistance" of a power metal-oxide semiconductor field-effect transistor device
    Chiou, HD
    Gaffney, K
    DeNicholas, J
    Chang, G
    Lu, SF
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1999, 146 (04) : 1570 - 1574
  • [39] III-V metal-oxide-semiconductor field-effect transistors with high κ dielectrics
    Hong, Minghwei
    Kwo, J. Raynien
    Tsai, Pei-chun
    Chang, Yaochung
    Huang, Mao-Lin
    Chen, Chih-Ping
    Lin, Tsung-Da
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2007, 46 (5B): : 3167 - 3180
  • [40] Analysis of the low-frequency noise reduction in Si(100) metal-oxide-semiconductor field-effect transistors
    New Industry Creation Hatchery Center, Tohoku University, Sendai 980-8579, Japan
    不详
    不详
    Jpn. J. Appl. Phys., 4 PART 2