Performance modeling using Monte Carlo simulation

被引:0
|
作者
Srinivasan, Ram [1 ]
Cook, Jeanine [1 ]
Lubeck, Olaf [2 ]
机构
[1] New Mexico State University
[2] Los Alamos National Laboratory
关键词
Cache memory - Constraint theory - Error analysis - Mathematical models - Monte Carlo methods - Software architecture;
D O I
暂无
中图分类号
学科分类号
摘要
Cycle accurate simulation has long been the primary tool for micro-architecture design and evaluation. Though accurate, the slow speed often imposes constraints on the extent of design exploration. In this work, we propose a fast, accurate Monte-Carlo based model for predicting processor performance. We apply this technique to predict the CPI of in-order architectures and validate it against the Itanium-2. The Monte Carlo model uses micro-architecture independent application characteristics, and cache, branch predictor statistics to predict CPI with an average error of less than 7%. Since prediction is achieved in a few seconds, the model can be used for fast design space exploration that can efficiently cull the space for cycle-accurate simulations. Besides accurately predicting CPI, the model also breaks down CPI into various components, where each component quantifies the effect of a particular stall condition (branch mis-prediction, cache miss, etc.) on overall CPI. Such a CPI decomposition can help processor designers quickly identify and resolve critical performance bottlenecks.
引用
收藏
页码:38 / 41
相关论文
共 50 条