A High-Speed and Low-Power DSP-Based TRNG for FPGA Implementations

被引:1
|
作者
Frustaci, Fabio [1 ]
Spagnolo, Fanny [1 ]
Corsonello, Pasquale [1 ]
Perri, Stefania [2 ]
机构
[1] Univ Calabria, Dept Informat Modeling Elect & Syst Engn, I-87036 Arcavacata Di Rende, Italy
[2] Univ Calabria, Dept Mech Energy & Management Engn, I-87036 Arcavacata Di Rende, Italy
关键词
True random number generator (TRNG); FPGA; DSP; oscillators; RANDOM NUMBER GENERATOR;
D O I
10.1109/TCSII.2024.3421323
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents an effective way to design high-throughput and low-power True Random Number Generators (TRNGs) for Field Programmable Gate Array (FPGA)-based digital systems. The proposed design makes an unconventional usage of the Digital Signal Processing (DSP) slice embedded within the AMD-Xilinx FPGA devices to implement high jitter ring oscillators as entropy sources for efficient TRNG designs. Thanks to its wide bit-width output, several configurations can be enabled to group multiple oscillators within a single DSP slice. As a result, a TRNG designed through the proposed scheme outputs up to 4 random bits per clock cycle, thus leading to a considerably high-throughput, while exploiting an ultra-compact architecture. When implemented on the AMD-Xilinx Zynq XC7Z020 System on Chip (SoC), the new architecture achieves a throughput of 800x10(6) bit/sec and an energy consumption of only 22 pJ/bit. When compared to state-of-the-art competitors it achieves a throughput rate up to 2.6x higher and an energy consumption up to 8x lower. The new TRNG has been validated by means of the NIST SP 800-22, the NIST 800 90B and the AIS statistical tests.
引用
收藏
页码:4964 / 4968
页数:5
相关论文
共 50 条
  • [31] HIGH-SPEED AND LOW-POWER GAAS DCFL DIVIDER
    NAGANO, K
    YAGITA, H
    TAMURA, A
    UENOYAMA, T
    TSUJII, H
    NISHII, K
    SAKASHITA, T
    ONUMA, T
    ELECTRONICS LETTERS, 1984, 20 (13) : 549 - 550
  • [32] Special Section on Low-Power and High-Speed Chips
    Egawa, Ryusuke
    Wada, Yasutaka
    IEICE TRANSACTIONS ON ELECTRONICS, 2023, E106C (06) : 301 - 302
  • [33] JOSEPHSON HIGH-SPEED AND LOW-POWER LSI TECHNOLOGY
    TAHARA, S
    NAGASAWA, S
    NUMATA, H
    HASHIMOTO, Y
    YOROZU, S
    MATSUOKA, H
    NEC RESEARCH & DEVELOPMENT, 1995, 36 (01): : 221 - 230
  • [34] Special Section on Low-Power and High-Speed Chips
    Arakawa, Fumio
    Ikeda, Makoto
    IEICE TRANSACTIONS ON ELECTRONICS, 2020, E103C (03): : 66 - 67
  • [35] Low-power, high-speed sram design: A review
    Soon-Hwei, Tan
    Poh-Yee, Loh
    Sulaiman, Mohd-Shahiman
    Yusoff, Zubaida
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2007, 37 (01): : 5 - 11
  • [36] High-speed and low-power repeater for VLSI interconnects
    A.Karthikeyan
    P.S.Mallick
    Journal of Semiconductors, 2017, (10) : 83 - 87
  • [37] Low-power high-speed current comparator design
    Banks, D.
    Toumazou, C.
    ELECTRONICS LETTERS, 2008, 44 (03) : 171 - U2
  • [38] High-speed and low-power CMOS priority encoders
    Wang, JS
    Huang, CH
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (10) : 1511 - 1514
  • [39] CMOS comparators for high-speed and low-power applications
    Menendez, Eric R.
    Maduike, Dumezie K.
    Garg, Rajesh
    Khatri, Sunil P.
    PROCEEDINGS 2006 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2007, : 76 - +
  • [40] High-speed and low-power repeater for VLSI interconnects
    A.Karthikeyan
    P.S.Mallick
    Journal of Semiconductors, 2017, 38 (10) : 83 - 87