A High-Speed and Low-Power DSP-Based TRNG for FPGA Implementations

被引:1
|
作者
Frustaci, Fabio [1 ]
Spagnolo, Fanny [1 ]
Corsonello, Pasquale [1 ]
Perri, Stefania [2 ]
机构
[1] Univ Calabria, Dept Informat Modeling Elect & Syst Engn, I-87036 Arcavacata Di Rende, Italy
[2] Univ Calabria, Dept Mech Energy & Management Engn, I-87036 Arcavacata Di Rende, Italy
关键词
True random number generator (TRNG); FPGA; DSP; oscillators; RANDOM NUMBER GENERATOR;
D O I
10.1109/TCSII.2024.3421323
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents an effective way to design high-throughput and low-power True Random Number Generators (TRNGs) for Field Programmable Gate Array (FPGA)-based digital systems. The proposed design makes an unconventional usage of the Digital Signal Processing (DSP) slice embedded within the AMD-Xilinx FPGA devices to implement high jitter ring oscillators as entropy sources for efficient TRNG designs. Thanks to its wide bit-width output, several configurations can be enabled to group multiple oscillators within a single DSP slice. As a result, a TRNG designed through the proposed scheme outputs up to 4 random bits per clock cycle, thus leading to a considerably high-throughput, while exploiting an ultra-compact architecture. When implemented on the AMD-Xilinx Zynq XC7Z020 System on Chip (SoC), the new architecture achieves a throughput of 800x10(6) bit/sec and an energy consumption of only 22 pJ/bit. When compared to state-of-the-art competitors it achieves a throughput rate up to 2.6x higher and an energy consumption up to 8x lower. The new TRNG has been validated by means of the NIST SP 800-22, the NIST 800 90B and the AIS statistical tests.
引用
收藏
页码:4964 / 4968
页数:5
相关论文
共 50 条
  • [21] High-speed and low-power electronic systems
    Schiopu, P
    Schiopu, CL
    24TH INTERNATIONAL SPRING SEMINAR ON ELECTRONICS TECHNOLOGY: CONCURRENT ENGINEERING IN ELECTRONIC PACKAGING, CONFERENCE PROCEEDINGS, 2001, : 92 - 96
  • [22] High-speed low-power and low-power supply voltage dynamic comparator
    Xu, Daiguo
    Xu, Shiliu
    Chen, Guangbing
    ELECTRONICS LETTERS, 2015, 51 (23) : 1914 - 1915
  • [23] A low power robust SDR platform mixed DSP/FPGA and high-speed ADC/DACs
    Yang, JX
    An, JP
    Bu, XY
    ISTM/2005: 6th International Symposium on Test and Measurement, Vols 1-9, Conference Proceedings, 2005, : 765 - 768
  • [24] RETRACTION: Design and implementation of high-speed and low-power consumption Moore-based loopback adder on FPGA
    Kumar, B. N. Mohan
    Rangaraju, H. G.
    INTERNATIONAL JOURNAL OF INTELLIGENT UNMANNED SYSTEMS, 2024,
  • [25] A High-speed Low-power Deep Neural Network on an FPGA based on the Nested RNS: Applied to an Object Detector
    Nakahara, Hiroki
    Sasao, Tsutomu
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [26] Design of a DSP-based high-speed turbo code decoder for WCDMA applications
    Wu, Y
    Zhou, SD
    Yao, Y
    2000 INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY PROCEEDINGS, VOLS. I & II, 2000, : 308 - 311
  • [27] MEMS-based high-speed low-power vector display
    Castelino, K
    Milanovic, V
    McCormick, DT
    IEEE/LEOS Optical MEMs 2005: International Conference on Optical MEMs and Their Applications, 2005, : 127 - 128
  • [28] Low-power, high-speed Sb-based HEMTs and HBTS
    Magno, R
    Boos, JB
    Campbell, PM
    Bennett, BR
    Glaser, ER
    Tinkham, BP
    Ancona, MG
    Hobart, KD
    Papanicolaou, NA
    Ikossi, K
    Kruppa, W
    Park, D
    Shanabrook, BV
    Mittereder, J
    Chang, W
    Bass, R
    Mohney, SE
    Wang, S
    Robinson, J
    Tsai, R
    Barsky, M
    Lange, MD
    Gutierrez, A
    STATE-OF-THE-ART PROGRAM ON COMPOUND SEMICONDUCTORS XL (SOTAPOCS XL) AND NARROW BANDGAP OPTOELECTRONIC MATERIALS AND DEVICES II, 2004, 2004 (02): : 191 - 204
  • [29] A Low-Power High-Speed Charge-Steering Comparator for High-Speed Applications
    Hassan, Ali H.
    Aboudina, Mohamed M.
    Refky, Mohamed
    2016 14TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2016,
  • [30] Asynchronous design for high-speed and low-power circuits
    Beerel, Peter A.
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2006, 4148 : 669 - 669