Novel STI Technology for Enhancing Reliability of High-k/Metal Gate DRAM

被引:0
|
作者
Park, Hyojin [1 ,2 ]
Kil, Gyuhyun [2 ]
Sung, Wonju [2 ]
Han, Junghoon [2 ]
Song, Jungwoo [2 ]
Choi, Byoungdeog [2 ,3 ]
机构
[1] Sungkyunkwan Univ, Dept Semicond & Display Engn, Suwon 16419, South Korea
[2] Samsung Elect Co, DRAM Proc Architecture Team, Hwaseong 18448, South Korea
[3] Sungkyunkwan Univ, Dept Elect & Comp Engn, Suwon 16419, South Korea
来源
IEEE ACCESS | 2024年 / 12卷
基金
新加坡国家研究基金会;
关键词
Logic gates; Reliability; Random access memory; Cleaning; Fabrication; Silicon; Process control; Dielectrics; ALD; DRAM; dielectric; gate first high-k/metal gate; gate oxide reliability; HKMG; seam; STI; DEPOSITION;
D O I
10.1109/ACCESS.2024.3459891
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The challenges associated with semiconductor are increasing because of the rapid changes in the semiconductor market and the extreme scaling of semiconductors, with some processes reaching their technological limits. In the case of gate dielectrics, these limitations can be overcome by adopting high-k metal gate (HKMG) architecture instead of the previously used poly silicon/silicon oxy-nitride (PSION) structure. However, implementing the HKMG in a conventional DRAM process degrades the gate oxide. Therefore, in this study, a shallow trench isolation (STI) technology was developed to improve the gate oxide reliability in gate first HKMG DRAM structures. A novel STI process was developed to prevent the reduction in the oxide growth that occurs when the STI seam (or void) generated during the STI gap fill process meets the low temperature gate oxide process of the HKMG with SiGe. With the spacer STI (S-STI) structure, the ALD spacer was formed in the STI space region before the STI gap fill process to control the position of the STI seam (or void). Thus, a favorable environment for the growth of the gate oxide was established under the reduced effect of STI seam, and the oxide reliability was improved while maintaining the original structure and processes of the HKMG DRAM. Various analyses confirmed that the reliability was enhanced without the inherent characteristics of the HKMG being affected. These results revealed that the STI integration technology introduced herein improves the oxide reliability of HKMG DRAM products and maintains their technological excellence for the various complex needs of a rapidly changing market.
引用
收藏
页码:139427 / 139434
页数:8
相关论文
共 50 条
  • [1] Reliability Characterization of 32nm High-K Metal Gate SOT Technology with Embedded DRAM
    Mittl, Steve
    Swift, Ann
    Wu, Ernest
    Ioannou, Dimitris
    Chen, Fen
    Massey, Greg
    Rahim, Nilufa
    Hauser, Mike
    Hyde, Paul
    2012 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2012,
  • [2] Gate-first High-k/Metal Gate DRAM Technology for Low Power and High Performance Products
    Sung, Minchul
    Jang, Se-Aug
    Lee, Hyunjin
    Ji, Yun-Hyuck
    Kang, Jae-Il
    Jung, Tae-O
    Ahn, Tae-Hang
    Son, Yun-Ik
    Kim, Hyung-Chul
    Lee, Sun-Woo
    Lee, Seung-Mi
    Lee, Jung-Hak
    Baek, Seung-Beom
    Doh, Eun-Hyup
    Cho, Heung-Jae
    Jang, Tae-Young
    Jang, Il-Sik
    Han, Jae-Hwan
    Ko, Kyung-Bo
    Lee, Yu-Jun
    Shin, Su-Bum
    Yu, Jae-Seon
    Cho, Sung-Hyuk
    Han, Ji-Hye
    Kang, Dong-Kyun
    Kim, Jinsung
    Lee, Jae-Sang
    Ban, Keun-Do
    Yeom, Seung-Jin
    Nam, Hyun-Wook
    Lee, Dong-Kyu
    Jeong, Mun-Mo
    Kwak, Byungil
    Park, Jeongsoo
    Choi, Kisik
    Park, Sung-Kye
    Kwak, Noh-Jung
    Hong, Sung-Joo
    2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2015,
  • [3] Modeling and Characterization of Gate Leakage in High-K Metal Gate Technology-Based Embedded DRAM
    Bajaj, Mohit
    Pandey, Rajan K.
    De, Sandip
    Sathaye, Ninad D.
    Jayaraman, Balaji
    Krishnan, Rishikesh
    Goyal, Puneet
    Furkay, Stephen S.
    Nowak, Edward J.
    Iyer, Subramanian S.
    Murali, Kota V. R. M.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (12) : 4152 - 4158
  • [4] A New Method for Enhancing High-k/Metal-Gate Stack Performance and Reliability for High-k Last Integration
    Yew, K. S.
    Ang, D. S.
    Tang, L. J.
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (02) : 295 - 297
  • [5] Technology Scaling on High-K & Metal-Gate FinFET BTI Reliability
    Lee, Kyong Taek
    Kang, Wonchang
    Chung, Eun-Ae
    Kim, Gunrae
    Shim, Hyewon
    Lee, Hyunwoo
    Kim, Hyejin
    Choe, Minhyeok
    Lee, Nae-In
    Patel, Anuj
    Park, Junekyun
    Park, Jongwoo
    2013 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2013,
  • [6] Reliability of Metal Gate / High-k devices and its impact on CMOS technology scaling
    Andreas Kerber
    MRS Advances, 2017, 2 (52) : 2973 - 2982
  • [7] Reliability Characterizations of Display Driver IC on High-k / Metal-Gate technology
    Kim, Donghoon
    Kim, Jungdong
    Bae, Kidan
    Kim, Hyejin
    Hwang, Lira
    Shin, Sangchul
    Park, Hyung-Nyung
    Ku, In-Taek
    Park, Jongwoo
    Pae, Sangwoo
    Lee, Haebum
    2016 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2016,
  • [8] High-K/Metal Gate technology: A new horizon
    Khare, Mukesh
    PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 417 - 420
  • [9] Review of reliability issues in high-k/metal gate stacks
    Degraeve, R.
    Aoulaiche, M.
    Kaczer, B.
    Roussel, Ph.
    Kauerauf, T.
    Sahhaf, S.
    Groeseneken, G.
    IPFA 2008: PROCEEDINGS OF THE 15TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS, 2008, : 239 - +
  • [10] Performance and reliability of advanced High-K/Metal gate stacks
    Garros, X.
    Casse, M.
    Reimbold, G.
    Rafik, M.
    Martin, F.
    Andrieu, F.
    Cosnier, V.
    Boulanger, F.
    MICROELECTRONIC ENGINEERING, 2009, 86 (7-9) : 1609 - 1614