High temperature 1 MHz capacitance-voltage method for evaluation of border traps in 4H-SiC MOS system

被引:0
|
作者
机构
[1] [1,Peng, Zhao-Yang
[2] 1,2,Wang, Sheng-Kai
[3] 1,Bai, Yun
[4] 1,Tang, Yi-Dan
[5] Chen, Xi-Ming
[6] Li, Cheng-Zhan
[7] Liu, Ke-An
[8] 1,Liu, Xin-Yu
来源
Wang, Sheng-Kai (wangshengkai@ime.ac.cn) | 1600年 / American Institute of Physics Inc.卷 / 123期
关键词
D O I
暂无
中图分类号
学科分类号
摘要
In this work, border traps located in SiO2 at different depths in 4H-SiC MOS system are evaluated by a simple and effective method based on capacitance-voltage (C-V) measurements. This method estimates the border traps between two adjacent depths through C-V measurement at various frequencies at room and elevated temperatures. By comparison of these two C-V characteristics, the correlation between time constant of border traps and temperatures is obtained. Then the border trap density is determined by integration of capacitance difference against gate voltage at the regions where border traps dominate. The results reveal that border trap concentration a few nanometers away from the interface increases exponentially towards the interface, which is in good agreement with previous work. It has been proved that high temperature 1 MHz C-V method is effective for border trap evaluation. © 2018 Author(s).
引用
收藏
相关论文
共 50 条
  • [21] High Temperature Compensated Voltage Reference Integrated Circuits on 4H-SiC Material
    Banu, Viorel
    Godignon, Philippe
    Alexandru, Mihaela
    Montserrat, Josep
    Jorda, Xavier
    Millan, Jose
    ROMANIAN JOURNAL OF INFORMATION SCIENCE AND TECHNOLOGY, 2014, 17 (04): : 417 - 432
  • [22] Investigation of the SiC/(SiC)1-x(AlN)x heterostructures by the method of capacitance-voltage characteristics
    Kurbanov, MK
    Bilalov, BA
    Nurmagomedov, SA
    Safaraliev, GK
    SEMICONDUCTORS, 2001, 35 (02) : 209 - 211
  • [23] Reduction of interface trap density in 4H-SiC MOS by high-temperature oxidation
    Okuno, E
    Amano, S
    SILICON CARBIDE AND RELATED MATERIALS 2001, PTS 1 AND 2, PROCEEDINGS, 2002, 389-3 : 989 - 992
  • [24] SiO2/4H-SiC Interface Traps Effects on the Input Capacitance of DMOSFET
    Licciardo, Gian-Domenico
    Di Benedetto, Luigi
    2016 11TH INTERNATIONAL CONFERENCE ON ADVANCED SEMICONDUCTOR DEVICES & MICROSYSTEMS (ASDAM), 2016, : 19 - 22
  • [25] Demonstration of CMOS Integration With High-Voltage Double-Implanted MOS in 4H-SiC
    Jiang, Jheng-Yi
    Hung, Jia-Ching
    Lo, Kang-Min
    Huang, Chih-Fang
    Lee, Kung-Yen
    Tsui, Bing-Yue
    IEEE ELECTRON DEVICE LETTERS, 2021, 42 (01) : 78 - 81
  • [26] High temperature characterisation of 4H-SiC VJFET
    Bhatnagar, P.
    Wright, N. G.
    Horsfall, A. B.
    Vassilevski, K.
    Johnson, C. M.
    Uren, M. J.
    Hilton, K. P.
    Munday, A. G.
    Hydes, A. J.
    SILICON CARBIDE AND RELATED MATERIALS 2006, 2007, 556-557 : 799 - +
  • [27] Design and fabrications of high voltage IGBTs on 4H-SiC
    Zhang, Qingchun
    Jonas, Charlotte
    Ryu, Sei-Hyung
    Agarwal, Anant
    Palmour, John
    PROCEEDINGS OF THE 18TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & ICS, 2006, : 285 - +
  • [28] Characterization of the slow-state traps in 4H-SiC P-type MOS capacitor by a preconditioning technique with high positive voltage stress
    Yu, Kanghua
    Liu, Yifan
    Zhang, Wenhao
    Chen, Haonan
    Li, Chengzhan
    Ding, Jieqin
    Wang, Jun
    Zhai, Dongyuan
    Wang, Yuwei
    MICRO AND NANOSTRUCTURES, 2023, 175
  • [29] 4H-SiC BJT characterization at high current high voltage
    Gao, Yan
    Huang, Alex Q.
    Xu, Xiaojun
    Du, Zhong
    Agarwal, Anant K.
    Krishnaswami, Sumi
    Ryu, Sei-Hyung
    2006 IEEE POWER ELECTRONICS SPECIALISTS CONFERENCE, VOLS 1-7, 2006, : 2932 - +
  • [30] Reliability of high voltage 4H-SiC MOSFET devices
    Krishnaswami, Sumi
    Ryu, Sei-Hyung
    Heath, Bradley
    Agarwal, Anant
    Palmour, John
    Lelis, Aivars
    Scozzie, Charles
    Scofield, James
    SILICON CARBIDE 2006 - MATERIALS, PROCESSING AND DEVICES, 2006, 911 : 401 - +