Random dopant fluctuations impact reduction in 7 nm bulk-FinFET by substrate engineering

被引:0
|
作者
Jegadheesan V. [1 ]
Sivasankaran K. [1 ]
Konar A. [2 ]
机构
[1] Department of Micro and Nanoelectronics, Vellore Institute of Technology, Vellore
[2] GLOBALFOUNDRIES, Embassy Manyata Business Park, Bengaluru
关键词
Fin-field-effect-transistor; FinFET; Random-dopant-fluctuation; RDF; SIFM; Statistical impedance field method; Statistical variations;
D O I
10.1504/IJMPT.2019.104555
中图分类号
学科分类号
摘要
Currently, fin-field-effect-transistors (FinFETs) are used at 7 nm technology node, in order to avoid parasitic leakage channel under the controlled channel punch-through-stopper (PTS) doping is used with the bulk Silicon substrate (PTS-Si substrate). The dopants from PTS doping enters into the channel during the annealing process and increases channel doping level. The increased doping concentration in channel causes undesirable effects such as reduction in channel mobility and increase in random-dopant-fluctuations (RDFs). Using a silicon-on-insulator (SOI) substrate is a costlier solution, this work presents super-steep-retrograde-silicon (SSR-Si) substrate as a better solution for this problem. In this work, the SSR-Si substrate is achieved by placing lightly doped 10 nm thick SSR-buffer layer (silicon) on top of PTS-Si substrate. This SSR-buffer layer captures dopants intruding from PTS doping into channel thereby achieves SSR doping profile in the channel. The results show SSR-Si substrate reduces the RDF induced threshold variations by 50%, it also provides better DC and RF/analogue metrics than PTS-Si substrate and comparable with SOI substrate. Copyright © 2019 Inderscience Enterprises Ltd.
引用
收藏
页码:339 / 346
页数:7
相关论文
共 50 条
  • [31] Characteristics Fluctuation of Sub-3-nm Bulk FinFET Devices Induced by Random Interface Traps
    Kola, Sekhar Reddy
    Chuang, Min -Hui
    Li, Yiming
    2023 IEEE 23RD INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY, NANO, 2023, : 917 - 922
  • [32] Effects of Temperature and Supply Voltage on Soft Errors for 7-nm Bulk FinFET Technology
    Feeley, A.
    Xiong, Y.
    Bhuva, B. L.
    Narasimham, B.
    Wen, S-J
    Fung, R.
    2021 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2021,
  • [33] Process- and Random-Dopant-Induced Characteristic Variability of SRAM with nano-CMOS and Bulk FinFET Devices
    Li, Tien-Yeh
    Hwang, Chih-Hong
    Li, Yiming
    NANOTECH CONFERENCE & EXPO 2009, VOL 1, TECHNICAL PROCEEDINGS: NANOTECHNOLOGY 2009: FABRICATION, PARTICLES, CHARACTERIZATION, MEMS, ELECTRONICS AND PHOTONICS, 2009, : 586 - 589
  • [34] Impact of random discrete dopant in extension induced fluctuation in gate-source/drain underlap FinFET
    Wang, Yijiao
    Huang, Peng
    Xin, Zheng
    Zeng, Lang
    Liu, Xiaoyan
    Du, Gang
    Kang, Jinfeng
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2014, 53 (04)
  • [35] Effects of random dopant fluctuations (RDF) on the single event vulnerability of 90 and 65 nm CMOS technologies
    Balasubramanian, A.
    Fleming, P. R.
    Bhuva, B. L.
    Amusan, O. A.
    Massengill, L. W.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2007, 54 (06) : 2400 - 2406
  • [36] Statistical simulation of random dopant induced threshold voltage fluctuations for 35 nm channel length MOSFET
    Kovac, Urban
    Reid, Dave
    Millar, Campbell
    Roy, Gareth
    Roy, Scott
    Asenov, Asen
    MICROELECTRONICS RELIABILITY, 2008, 48 (8-9) : 1572 - 1575
  • [37] Total Ionizing Dose, Random Dopant Fluctuations, and its combined effect in the 45 nm PDSOI node
    Chatzikyriakou, Eleni
    Redman-White, William
    De Groot, C. H.
    MICROELECTRONICS RELIABILITY, 2017, 68 : 21 - 29
  • [38] Performance Comparisons Between 7-nm FinFET and Conventional Bulk CMOS Standard Cell Libraries
    Xie, Qing
    Lin, Xue
    Wang, Yanzhi
    Chen, Shuang
    Dousti, Mohammad Javad
    Pedram, Massoud
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (08) : 761 - 765
  • [39] Impact of random dopant fluctuation on bulk CMOS 6-T SRAM scaling
    Cheng, B.
    Roy, S.
    Roy, G.
    Brown, A.
    Asenov, A.
    ESSDERC 2006: PROCEEDINGS OF THE 36TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2006, : 258 - +
  • [40] Impact of Variability on Novel Transistor Configurations in Adder Circuits at 7 nm FinFET Technology
    Mushtaq, Umayia
    Akram, Md. Waseem
    Prasad, Dinesh
    Islam, Aminul
    Nagar, Bal Chand
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (13)