Random dopant fluctuations impact reduction in 7 nm bulk-FinFET by substrate engineering

被引:0
|
作者
Jegadheesan V. [1 ]
Sivasankaran K. [1 ]
Konar A. [2 ]
机构
[1] Department of Micro and Nanoelectronics, Vellore Institute of Technology, Vellore
[2] GLOBALFOUNDRIES, Embassy Manyata Business Park, Bengaluru
关键词
Fin-field-effect-transistor; FinFET; Random-dopant-fluctuation; RDF; SIFM; Statistical impedance field method; Statistical variations;
D O I
10.1504/IJMPT.2019.104555
中图分类号
学科分类号
摘要
Currently, fin-field-effect-transistors (FinFETs) are used at 7 nm technology node, in order to avoid parasitic leakage channel under the controlled channel punch-through-stopper (PTS) doping is used with the bulk Silicon substrate (PTS-Si substrate). The dopants from PTS doping enters into the channel during the annealing process and increases channel doping level. The increased doping concentration in channel causes undesirable effects such as reduction in channel mobility and increase in random-dopant-fluctuations (RDFs). Using a silicon-on-insulator (SOI) substrate is a costlier solution, this work presents super-steep-retrograde-silicon (SSR-Si) substrate as a better solution for this problem. In this work, the SSR-Si substrate is achieved by placing lightly doped 10 nm thick SSR-buffer layer (silicon) on top of PTS-Si substrate. This SSR-buffer layer captures dopants intruding from PTS doping into channel thereby achieves SSR doping profile in the channel. The results show SSR-Si substrate reduces the RDF induced threshold variations by 50%, it also provides better DC and RF/analogue metrics than PTS-Si substrate and comparable with SOI substrate. Copyright © 2019 Inderscience Enterprises Ltd.
引用
收藏
页码:339 / 346
页数:7
相关论文
共 50 条
  • [21] Thermal Neutron Induced Soft Errors in 7-nm Bulk FinFET Node
    Xu, L.
    Cao, J.
    Brockman, J.
    Cazzaniga, C.
    Frost, C.
    Wen, S-J
    Lung, R.
    Bhuva, B. L.
    2020 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2020,
  • [22] Analysis on Self-Heating Effect in 7 nm Node Bulk FinFET Device
    Yoo, Sung-Won
    Kim, Hyunsuk
    Kang, Myounggon
    Shin, Hyungcheol
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2016, 16 (02) : 204 - 209
  • [23] Device design consideration for 50 nm dynamic random access memory using bulk FinFET
    Han, KR
    Choi, BK
    Park, TS
    Yoon, E
    Chung, IY
    Lee, JH
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2005, 44 (4B): : 2176 - 2179
  • [24] Investigation of the Random Dopant Fluctuations in 20-nm Bulk MOSFETs and Silicon-on-Insulator FinFETs by Ion Implantation Monte Carlo Simulation
    Liu, Keng-Ming
    Lee, Cheng-Kuei
    PROCEEDINGS OF THE 2013 IEEE 5TH INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC), 2013, : 263 - 266
  • [25] Investigation of the random dopant fluctuations in 20-nm bulk MOSFETs and silicon-on-insulator FinFETs by ion implantation Monte Carlo simulation
    Liu, Keng-Ming
    Lee, Cheng-Kuei
    INTERNATIONAL JOURNAL OF NANOTECHNOLOGY, 2014, 11 (1-4) : 51 - 61
  • [26] Device design consideration for 50 nm dynamic random access memory using bulk FinFET
    Han, Kyoung-Rok
    Choi, Byung-Kil
    Park, Tai-Su
    Yoon, Euijoon
    Chung, In-Young
    Lee, Jong-Ho
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2005, 44 (4 B): : 2176 - 2179
  • [27] Impact of random dopant induced fluctuations on sub-15nm UTB SOI 6T SRAM cells
    Samsudin, K
    Cheng, B
    Brown, AR
    Roy, S
    Asenov, A
    2005 IEEE International SOI Conference, Proceedings, 2005, : 61 - 62
  • [28] Self-heating on bulk FinFET from 14nm down to 7nm node
    Jang, D.
    Bury, E.
    Ritzenthaler, R.
    Bardon, M. Garcia
    Chiarella, T.
    Miyaguchi, K.
    Raghavan, P.
    Mocuta, A.
    Groeseneken, G.
    Mercha, A.
    Verkest, D.
    Thean, A.
    2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2015,
  • [29] Impact of random dopant fluctuations on trap-assisted tunnelling in nanoscale MOSFETs
    Gerrer, L.
    Markov, S.
    Amoroso, S. M.
    Adamu-Lema, F.
    Asenova, A.
    MICROELECTRONICS RELIABILITY, 2012, 52 (9-10) : 1918 - 1923
  • [30] Micro-Latchup Location and Temperature Characterization in a 7-nm Bulk FinFET Technology
    Pieper, N. J.
    Xiong, Y.
    Feeley, A.
    Walker, D. G.
    Fung, R.
    Wen, S. -J.
    Ball, D. R.
    Bhuva, B. L.
    2021 21ST EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS (RADECS), 2021, : 46 - 52